# Rockchip RK3036 Technical Reference Manual Graphic and Multi-media

Revision 1.0 Sep. 2015

## **Revision History**

| Date     | Revision | Description                          |
|----------|----------|--------------------------------------|
| 2015-9-7 | 1.0      | Update Part3-Graphic and Multi-media |



### **Table of Content**

| Table of Content                       | 3        |
|----------------------------------------|----------|
| Figure Index                           |          |
| Table Index                            |          |
| Warranty Disclaimer                    |          |
| Chapter 1 GPU (Graphics Process Unit)  | 7        |
|                                        |          |
| 1.1 Overview                           |          |
| 1.2 Block Diagram                      |          |
| 1.3 Register Description               |          |
| 1.4 Timing Diagram                     |          |
| 1.5 Interface Description              |          |
| Chapter 2 Video Output Processor (VOP) |          |
| 2.1 Overview                           | 10       |
| 2.2 Block Diagram                      | 11       |
| 2.3 Function Description               | 11       |
| 2.4 Register Description               | 10       |
| 2.5 Timing Diagram                     | 19<br>52 |
| 2.6 Interface Description              |          |
| 2.7 Application Notes                  | 54<br>54 |
| 2.7 Application Notes                  | 54       |
|                                        |          |
| 3.1 Overview                           | 58       |
| 3.2 Block Diagram                      | 58       |
| 3.3 Function Description               | 59       |
| 3.4 Register Description               | 63       |
| 3.5 Application Notes                  | 152      |

### **Figure Index**

| Fig. 1-1 GPU block diagram                                          | 7   |
|---------------------------------------------------------------------|-----|
| Fig. 1-2 GPU_ACLK generate block diagram                            |     |
| Fig. 1-3 GPU interrupt connection                                   |     |
| Fig. 1-4 RK3036 Block Diagram                                       |     |
| Fig. 2-1 VOP Block Diagram                                          |     |
| Fig. 2-2 RGB data format                                            |     |
| Fig. 2-3 YUV data format                                            |     |
| Fig. 2-4 BPP little/big endian data format                          |     |
| Fig. 2-5 VOP Internal DMA                                           |     |
| Fig. 2-6 VOP Scaling Down Offset                                    |     |
| Fig. 2-7 VOP Scaling Up Offset                                      |     |
| Fig. 2-8 De-flicker                                                 | .14 |
| Fig. 2-9 Virtual display                                            |     |
| Fig. 2-10 overlay                                                   |     |
| Fig. 2-11 overlay timing                                            | 17  |
| Fig. 2-12 Transparency Color Key                                    |     |
| Fig. 2-13 Dither Up                                                 | 18  |
| Fig. 2-14 VOP Alpha blending                                        | 19  |
| Fig. 2-15 Dither Down                                               |     |
| Fig. 2-16 dsp_out_mode description                                  | 19  |
| Fig. 2-17 VOP RGB interface timing (SDR)                            | 53  |
| Fig. 2-18 ITU 656 timing                                            |     |
| Fig. 2-19 hwc data format                                           |     |
| Fig. 2-20 VOP RGB mode Programming flow                             |     |
| Fig. 3-1 VPU_Combo Block Diagram                                    |     |
| Fig. 3-2 structure of two-level page table                          | .62 |
| Fig. 3-3 Dataflow of HW performs entropy decoding in video decoder  |     |
| Fig. 3-4 Dataflow of SW performs entropy decoiding in video decoder |     |
| Fig. 3-5 HEVC Common Configuration Flow                             |     |
|                                                                     |     |

### **Table Index**

| Table 2-1 VOP Scaling Start Point Offset Registers | 13 |
|----------------------------------------------------|----|
| Table 2-2 VDAC Signals                             |    |
| Table 2-3 RGB IO                                   |    |
| Table 2-4 TV Interface IO                          | 54 |
| Table 2-5 Gather configuration for all format      | 55 |
| Table 2-6 ffective immediately register table      |    |

### **Warranty Disclaimer**

Rockchip Electronics Co., Ltd makes no warranty, representation or guarantee (expressed, implied, statutory, or otherwise) by or with respect to anything in this document, and shall not be liable for any implied warranties of non-infringement, merchantability or fitness for a particular purpose or for any indirect, special or consequential damages.

Information furnished is believed to be accurate and reliable. However, Rockchip Electronics Co., Ltd assumes no responsibility for the consequences of use of such information or for any infringement of patents or other rights of third parties that may result from its use.

Rockchip Electronics Co., Ltd's products are not designed, intended, or authorized for using as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Rockchip Electronics Co., Ltd's product could create a situation where personal injury or death may occur, should buyer purchase or use Rockchip Electronics Co., Ltd's products for any such unintended or unauthorized application, buyers shall indemnify and hold Rockchip Electronics Co., Ltd and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim of personal injury or death that may be associated with such unintended or unauthorized use, even if such claim alleges that Rockchip Electronics Co., Ltd was negligent regarding the design or manufacture of the part.

#### **Copyright and Patent Right**

Information in this document is provided solely to enable system and software implementers to use Rockchip Electronics Co., Ltd 's products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Rockchip Electronics Co., Ltd does not convey any license under its patent rights nor the rights of others.

All copyright and patent rights referenced in this document belong to their respective owners and shall be subject to corresponding copyright and patent licensing requirements.

#### **Trademarks**

Rockchip and Rockchip<sup>TM</sup> logo and the name of Rockchip Electronics Co., Ltd's products are trademarks of Rockchip Electronics Co., Ltd. and are exclusively owned by Rockchip Electronics Co., Ltd. References to other companies and their products use trademarks owned by the respective companies and are for reference purpose only.

#### Confidentiality

The information contained herein (including any attachments) is confidential. The recipient hereby acknowledges the confidentiality of this document, and except for the specific purpose, this document shall not be disclosed to any third party.

#### Reverse engineering or disassembly is prohibited.

ROCKCHIP ELECTRONICS CO.,LTD. RESERVES THE RIGHT TO MAKE CHANGES IN ITS PRODUCTS OR PRODUCT SPECIFICATIONS WITH THE INTENT TO IMPROVE FUNCTION OR DESIGN AT ANY TIME AND WITHOUT NOTICE AND IS NOT REQUIRED TO UNDATE THIS DOCUMENTATION TO REFLECT SUCH CHANGES.

#### Copyright © 2015 Rockchip Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Rockchip Electronics Co., Ltd.



### **Chapter 1 GPU (Graphics Process Unit)**

#### 1.1 Overview

The GPU is a hardware accelerator for 2D and 3D graphics systems. Its triangle rate can be 30 Mtris/s, pixel rate can be 300Mpix/s@300MHz.

The GPU supports the following graphics standards:

- OpenGL ES 2.0
- OpenGL ES 1.1
- OpenVG 1.1

The GPU consists of:

- 1 Pixel Processors (PPs)
- 1 geometry Processor (GP)
- 1 Level2 Cache controller (L2)
- 1 Memory Management Unit (MMU) for each GP and PP included in the GPU

The GPU contains a 64-bit APB bus and a 64-bit AXI bus. CPU configures GPU through APB bus, GPU read and write data through AXI bus.

### 1.2 Block Diagram



Fig. 1-1 GPU block diagram

The GPU contains one geometry processor, 1 pixel processors, 3 MMU and a L2 cache controller.

The pixel processor features are:

- Each pixel processor used processes a different tile, enabling a faster turnaround.
- Programmable fragment shader
- Alpha blending
- Complete non-power-of-2 texture support
- Cube mapping
- Fast dynamic branching
- Fast trigonometric functions, including arctangent
- Full floating-point arithmetic
- Framebuffer blend with destination alpha
- Indexable texture samplers
- Line, quad, triangle and point sprites

- No limit on program length
- Perspective correct texturing
- Point sampling, bilinear and trilinear filtering
- Programmable mipmap level-of-detail biasing and replacement
- Stencil buffering, 8-bit
- Two-sided stencil
- Unlimited dependent texture reads
- 4-level hierarchical Z and stencil operations
- Up to 512 times Full scene Anti-Aliasing (FSAA). 4x multisampling times 128x supersampling
- 4-bit per texel compressed texture format

#### The geometry processor features are:

- Programmable vertex shader
- Flexible input and output formats
- Autonomous operation tile list generation
- Indexed and no-indexed geometry input
- Primitive constructions with points, lines, triangles and quads

#### The L2 cache controller features are:

- 32KB size
- 4-way set-associative
- Supports up to 32 outstanding AXI transactions
- Implements a standard pseudo-LRU algorithm
- Cache line and line fill burst size is 64 bytes
- Support eight to 64 bytes uncached read bursts and write bursts
- 64-bit interface to memory sub-system
- Support for hit-under-miss and miss-under-miss with the only limitation of AXI ordering rules.

#### The MMU features are:

- Accesses control registers through the bus infrastructure to configure the memory system
- Each processor has its own MMU to control and translate memory access that the GPU initiates

### 1.3 Register Description

The GPU base address is 0x1009 0000.

### 1.4 Timing Diagram

The GPU only has a clock input, which is called gpu\_aclk. Gpu\_aclk is generated from the CRU module as shows below



Fig. 1-2 GPU\_ACLK generate block diagram

We can configure CPLL, GPLL and CRU register CRU\_CLKSEL34\_CON to control the gpu\_aclk frequency.

### 1.5 Interface Description



Fig. 1-3 GPU interrupt connection

The GPU now has three interrupt output. irq\_ppmmu and irq\_gpmmu is combined to irq\_mmu.



Fig. 1-4 RK3036 Block Diagram

### **Chapter 2 Video Output Processor (VOP)**

#### 2.1 Overview

Video Output Processor is a video process engine and a display interface from memory frame buffer to display device (HDMI or CVBS). VOP is connected to an AHB bus through an AHB slave and AXI bus through an AXI master. The register setting is configured through the AHB slave interface and the display frame data is read through the AXI master interface.

#### 2.1.1 Features

- Interrupt
  - One combined interrupt
    - high active
    - ◆ raw status readable
    - combinational with interrupt sources
- Display interface
  - TV Interface
    - ♦ RGB2YUV, 8bit
    - ◆ TV encoder 10bit out for DAC
    - ♦ RGB888+1080i for HDMI
    - Parallel RGB HDMI Interface: 24-bit(RGB888)
  - Max output resolution
    - ◆ 1920x1080 for HDMI
    - ♦ 480i/576i for CVBS
- Display process
  - Background layer
    - ◆ programmable 24-bit color
  - Win0 layer
    - RGB888, ARGB888, RGB565, YCbCr422, YCbCr420, YCbCr444
    - ◆ 1/8 to 8 scaling-down and scaling-up engine
    - Support virtual display
    - ◆ 256 level alpha blending (pre-multiplied alpha support)
    - ◆ Transparency color key
    - De-flicker support for interlace output
  - Win1 layer
    - ◆ RGB888, ARGB888, RGB565
    - ♦ 1/8 to 8 scaling-down and scaling-up engine
    - Support virtual display
    - ◆ 256 level alpha blending (pre-multiplied alpha support )
    - Transparency color key
    - support alpha scale
    - ◆ \_ max input 720P UI
  - Hardware cursor
    - 8BPP(ARGB888 LUT)
    - ◆ Support two size: 32x32 and 64x64
    - 256 level alpha blending
    - Support hwc over panel at right and below side
- Others
  - Win0 layer and Win1 layer overlay exchangeable
  - YcbCr2RGB(rec601-mpeg/rec601-jpeg/rec709)
  - RGB2YcbCr(BT601)
  - Brightness, Contrast, Saturation, Hue adjustment
  - Blank and black display
  - Standby mode
  - Support MMU
  - Support QoS for higher bus priority for win0/win1/hwc
  - Support DMA stop mode

### 2.2 Block Diagram

The architecture is shown in the following figure.



Fig. 2-1 VOP Block Diagram

### 2.3 Function Description

#### 2.3.1 Pixel format

#### 1. RGB



Fig. 2-2 RGB data format

#### 2. YCbCr/YUV(8bit)



Fig. 2-3 YUV data format

YUV just support SP YUV-8bit 32bit align

#### 3. BPP



Fig. 2-4 BPP little/big endian data format

#### 2.3.2 Pixel Data Path

Internal DMA can fetch the pixel data through AXI bus from system memory (DDR) for all the display layers. Data fetching is driven by display output requirement.



Fig. 2-5 VOP Internal DMA

#### 2.3.3 Win Scaling

The scaling operation is the image resizing process of data transfer from the frame buffer memory to LCD panel or TV set.

Horizontal and vertical scaling factor should be set according the window scaling ratio. Both win0 and win1 support scale, so they have the same register group. The differences are that win0 supports YUV data format (which means win1 doesn't have UV related registers) and that win1 supports alpha scale. So we take calculating win0 scaling factor and scaling start point offset for example.

#### 1. Scaling factor

Because the Chroma data may have different sampling rate with Luma data in the memory format of YCbCr422/YCbCr420. The scaling factor of Win0 has two couples of factor registers: VOP\_WIN0\_SCL\_FACTOR\_Y/VOP\_WIN0\_SCL\_FACTOR\_CBR

Software calculates the scaling factor value using the following equations:

$$y\_rgb\_vertica1\_factor=(rac{VOP\_WINO\_ACT\_INFO[31:16]}{VOP\_WINO\_DSP\_INFO[31:16]}) \times 2^{12}$$

$$\label{eq:y_rgb_horizontal} \textit{y\_rgb\_horizontal\_factor} = (\underbrace{\textit{VOP\_WIN}0\_\textit{ACT\_INFO}}_{\textit{VOP\_WIN}0\_\textit{DSP\_INFO}} 15:0] \times 2^{12}$$

$$\textit{yuv} 422 \_\textit{yuv} 444 \_\textit{Cbr\_vertical\_factor} = (\frac{\textit{VOP\_WIN0\_ACT\_INF0}}{\textit{VOP\_WIN0\_DSP\_INF0}} 31:16] \times 2^{12} \times 2^{$$

$$yuv420\_Cbr\_vertica1\_factor = (\frac{\textit{VOP}\_\textit{WINO}\_\textit{ACT}\_\textit{INFQ}[31:16]/2}{\textit{VOP}\_\textit{WINO}\_\textit{DSP}\_\textit{INFQ}[31:16]}) \times 2^{12}$$

$$\textit{yuv} 444 \_\textit{Cbr\_horizonta} \underline{\textit{I}} \textit{factor} = (\frac{\textit{VOP\_WIN}0\_\textit{ACT\_INFQ}}{\textit{VOP\_WIN}0\_\textit{DSP\_INFQ}} 15:0] \times 2^{12} \times 2^{12}$$

$$\textit{yuv} 422 \_\textit{yuv} 420 \_\textit{Cbr\_horizonta} \underline{\textit{1}} \textit{factor} = (\frac{\textit{VOP\_WIN}0\_\textit{ACT\_INFQ}}{\textit{VOP\_WIN}0\_\textit{DSP\_INFQ}} 15:0] / 2^{12}) \times 2^{12}$$

#### 2. Scaling start point offset

The x and y start point of the generated pixels can be adjusted, the offset value is in the range of 0 to 0.99.



Fig. 2-6 VOP Scaling Down Offset



Fig. 2-7 VOP Scaling Up Offset
Table 2-1 VOP Scaling Start Point Offset Registers

| scaling down/up         | Offset variable     | Register              |
|-------------------------|---------------------|-----------------------|
| start point offset      |                     |                       |
| Win0 YRGB               | Win0_YRGB_vscl_offs | Win0_SCL_OFFSET       |
| vertical scaling offset | et                  | [32:24]               |
| Win0 YRGB               | Win0_YRGB_hscl_off  | Win0_SCL_OFFSET       |
| horizontal scaling      | set                 | [23:16]               |
| offset                  |                     |                       |
| Win0 Cbr                | Win0_CBR_vscl_offse | Win0_SCL_OFFSET       |
| vertical scaling offset | t                   | [15:8]                |
| Win0 Cbr                | Win0_CBR_hscl_offse | Win0_SCL_OFFSET [7:0] |
| horizontal scaling      | t                   |                       |
| offset                  |                     |                       |

#### 2.3.4 De-flicker

It is necessary to display a non-interlaced video signal on an interlaced display panel (such as TV set). Thus "non-interlaced-to-interlaced conversion" is required.

The easiest approach is to throw away every other active scan line in each non-interlaced frame. Although the cost is minimal, there are problems with this approach. If there is a sharp vertical transition of color or intensity, it will flicker at one-half the refresh rate.

A better solution is to use two lines of non-interlaced data to generate one line of interlace data. Fast vertical transition is smoothed out over several interlace lines.

The vertical filtering of two non-interlaced lines can be done by enabling the vertical scaling offset updated dynamically in different fields, i.e, even field and odd field. The dynamic updated value of scaling offset is half of the scaling factor.



Fig. 2-8 De-flicker

#### 2.3.5 TV ENCODER

The TV ENCODE core feature as follow:
Single 10-bit output to on-chip VDAC
PAL/NTSC encoding
Programable luma filter coefficient
Programable luma/chroma delay
Programable brightness/contrast

There is a special registers need to be configured In TV mode.

```
tve_mode -> dsp_ctrl0[25]
```

1'b0 : NTSC mode 1'b1 : PAL mode

Other registers reference to resigister description.

There list NTSC and PAL typical register config as follow:

```
ntsc config[][2] ={
   {0x00,0x000a0000},
   {0x04,0x00C07a81},
   {0x08,0x169800FC},
   {0x0C, 0x96B40000},
   {0x10,0x21F07BD7},
   \{0x14, 0x02ff0000\},\
   {0x18,0xF40202fd},
   \{0x1C, 0xF332d919\},
   {0x34,0x001500D6},
   {0x38,0x0100888C},
   {0x3C, 0x00000000},
   {0x50,0x00000000},
   {0x68,0x00000000},
   \{0x78, 0x0052543C\},
   {0x8C, 0x00000002},
   {0x90,0x00008300}};
pal\_config[][2] = {
   {0x00,0x010a0000},
   {0x04,0x00C28381},
   {0x08,0x2694011D},
   {0x0C, 0xB6C00880},
```

```
{0x10,0x2A098ACB},

{0x14,0x02ff0000},

{0x18,0xF40202fd},

{0x1C,0xF332d919},

{0x34,0x001500F6},

{0x38,0x4100088A},

{0x3C,0x00000000},

{0x50,0x00000000},

{0x68,0x00000000},

{0x78,0x002e553C},

{0x8C,0x00000022},

{0x90,0x000008900}};
```

When working in TV mode ,the dclk is 27Mhz,the sw\_core\_clk\_sel should enable.

#### 2.3.6 VDAC

If vop working in pal/ntsc mode ,Tve\_dac\_dclk\_en should be configured to 1'b1, the vdac clk invert can be configured at the same time.

Tve\_dac\_dclk\_en ->vop\_base\_addr + 0x20[20];

Tve\_dac\_dclk\_inv->vop\_base\_addr + 0x20[21];

There is a 10 bit on-chip VDAC for the TVE ENCODE.

You should configure the VDAC digital signals. GRF\_SOC\_CON3 is the VDAC global register, the high 16bit is the write enable signals map to low 16bits.

VDAC GRF signals as follow:

Table 2-2 VDAC Signals

| GRF register       | function   | function                                                                          |
|--------------------|------------|-----------------------------------------------------------------------------------|
|                    | name       |                                                                                   |
| GRF_SOC_CON3[0]    | enextref   | Enable control pin to allow internally generated bandgap to be probed in the      |
|                    |            | analog pin 'vbg'. Under normal operation and envbg=1:                             |
|                    |            | 1'b1: Internal bandgap is passed to vbg pin; 1'b0: vbg pins is at high impedance. |
| GRF_SOC_CON3[1]    | envbg      | Enable control pin to power up internal bandgap.                                  |
|                    |            | 1'b1: Internal bandgap is ON;<br>1'b0: Internal bandgap is OFF.                   |
| GRF_SOC_CON3[2]    | endac      | Enable control pin to power up the VDAC                                           |
| GRF_SOC_CON3[3]    | ensc       | Sense comparator enable for cable connection detection of DAC                     |
| GRF_SOC_CON3[6:4]  | enctr[2:0] | Enable control pins for analog biasing Test. In normal mode set enctr[2:0]=3'b000 |
| GRF_SOC_CON3[12:7] | dacgc[5:0] | Gain setting digital input word for VDAC                                          |

The detail description of VDAC reference to VDAC chapter.

#### 2.3.7 Virtual display

When in virtual display, the active image is part of the virtual (original) image in frame buffer memory.

The virtual width is indicated by setting VIR\_STRIDE for different data format. Note that RGB/BPP has one stride(yrgb\_vir\_stride); YUV has two virtual stride(yrgb\_vir\_stride and cbcr vir stride).

For RGB-8bit and YUV-8bit, the stride should be multiples of word (32-bit), with dummy bytes in the end of virtual line if the original width is not 32-bit aligned.



Fig. 2-9 Virtual display

#### 2.3.8 Display process

#### 2.3.8.1 Overlay display

There are totally 4 layers for overlay display: Background, layer0, layer1, and hardware cursor layer(HWC).

Background is a programmable solid color layer, which is always in the bottom of the display screen.

HWC is always on the top of the display screen.



Fig. 2-10 overlay

Following figure is an example of overlay display for win0, win1 and hwc.



Fig. 2-11 overlay timing

#### 2.3.8.2 Transparency color key

The transparency color key value defines the pixel treated as transparent pixel. The pixel whose value is equal to the color key value could not be visible on the screen, instead of the pixel in the under layer or solid background color.

There are two transparency color key for win0 layer and win1 layer respectively. When color key is enable, the transparency process is done after scaling but before YUV2RGB color space converter.

Moreover, transparency color key is just available for non-scaling mode.

Following figure is an example of transparency color key for win0 and win1.



Fig. 2-12 Transparency Color Key

#### 2.3.8.3 Replication(dither up)

If the size of panel data bus is lager than the size of source pixel data,i.e, the source input format is RGB565 and display output format is RGB888, you could do bit replication by replicating MSBs to LSBs if replication is enable or filling with "0" to LSBs if replication is disable .



2.3.8.4 Alpha blending

There are three alpha values for blending between four overlay layers: alpha\_win0[7:0], alpha\_win1[7:0], alpha\_hwc[7:0].

Two blending modes are supported. One is per-pixel (ARGB) mode; the other is user-specified mode. In ARGB mode, the alpha value is in the ARGB data (Win0 and Win1 normal mode only). In user-specified mode, the alpha value comes from the register (VOP\_ALPHA\_CTRL[27: 4]). Pre-multiplied alpha are supported for per-pixel alpha in Win0 and Win 1, for Pre-multiplied alpha, the SRC data has already been multiplied with alpha value.

For win1 layer, it supports alpha scale, and it use "win1\_aa\_pre\_mul" to pre\_multiply RGB by alpha in hardware if RGB is not pre\_multiplied by software. This is used before scaling alpha channel.



Fig. 2-14 VOP Alpha blending

#### 2.3.8.5 BCSH

BCSH is used to adjust "Brightness, Contrast, Saturation, Hue, like IEP BCSH-8bit. For details, please refer to IEP chapter.

The brightness adjust support (-32,31).

The yuv data of color bar are 8bits.

#### 2.3.8.6 Dither Down

#### **Allegro Dither Down**

Dithering is an intentional applied form of noise, using to randomize quantization error, and thereby preventing large-scaling patterns such as "banding".

The pixel value is used by dithering process to display the data in a lower color depth on the LCD panel, i.e, the source input format is RGB888 and display output format is RGB565 or RGB666. When dithering is enable, the output data is generated by dithering algorithm based on the pixel position and the value of removed bits. Otherwise, the MSBs of the pixel color components are output as display data.

There are two dither modes: "RGB888 to RGB666" and "RGB888 to RGB565"



Fig. 2-15 Dither Down

#### 2.3.8.7 Output format

Config dsp out mode register to adapt a variety of panel interface. As follow:



Fig. 2-16 dsp\_out\_mode description

### 2.4 Register Description

#### 2.4.1 Internal Address Mapping

Slave address can be divided into different length for different usage, which is shown as follows.

#### 2.4.2 Registers Summary

| Name             | Offset | Size | <b>Reset Value</b> | Description               |
|------------------|--------|------|--------------------|---------------------------|
| VOP_SYS_CTRL     | 0x0000 | W    | 0x00000000         | System control register   |
| VOP_DSP_CTRL0    | 0x0004 | W    | 0x00000000         | Display control register0 |
| VOP_DSP_CTRL1    | 0x0008 | W    | 0x01000000         | Display control register1 |
| VOP_FS_ADDR_MASK | 0x000c | W    | 0x00000000         | frame start addr mask     |

| Name                         | Offset | Size | Reset Value | Description                                                                             |
|------------------------------|--------|------|-------------|-----------------------------------------------------------------------------------------|
| VOP_INT_STATUS               | 0x0010 | W    | 0x00000000  | Interrupt status register                                                               |
| VOP_ALPHA_CTRL               | 0x0014 | W    | 0x00000000  | Blending control register                                                               |
| VOP_WIN0_COLOR_KEY           | 0x0018 | W    | 0x00000000  | Win0 color key register                                                                 |
| VOP_WIN1_COLOR_KEY           | 0x001c | W    | 0x00000000  | Win1 color key register                                                                 |
| VOP_WIN0_YRGB_MST0           | 0x0020 | W    | 0×00000000  | Win0 YRGB memory start address                                                          |
| VOP_WIN0_CBR_MST0            | 0x0024 | W    | 0x00000000  | Win0 Cbr memory start address 0                                                         |
| VOP WIN1 VIR                 | 0x0028 | W    | 0x00000000  | Win1 virtual stride                                                                     |
| VOP_AXI_BUS_CTRL             | 0x002c | W    | 0x00500000  | Bus bandwidth ctrol signal                                                              |
| VOP_WIN0_VIR                 | 0x0030 | W    | 0x01400140  | Win0 virtual stride                                                                     |
| VOP_WIN0_ACT_INFO            | 0x0034 | W    | 0x00ef013f  | Win0 active window width/height                                                         |
| VOP_WIN0_DSP_INFO            | 0x0038 | W    | 0x00ef013f  | Win0 display width/height on panel                                                      |
| VOP_WINO_DSP_ST              | 0x003c | W    | 0x000a000a  | Win0 display start point on panel                                                       |
| VOP_WINO_SCL_FACTOR<br>_YRGB | 0x0040 | W    | 0×10001000  | Win0 YRGB scaling factor                                                                |
| VOP_WINO_SCL_FACTOR<br>_CBR  | 0x0044 | W    | 0x10001000  | Win0 CBR scaling factor                                                                 |
| VOP_WIN0_SCL_OFFSET          | 0x0048 | W    | 0x00000000  | Win0 scaling start point offset                                                         |
| VOP_HWC_MST                  | 0x0058 | W    | 0x00000000  | Hwc memory start address                                                                |
| VOP_HWC_DSP_ST               | 0x005c | W    | 0x000a000a  | Hwc display start point on panel                                                        |
| VOP_DSP_HTOTAL_HS_E<br>ND    | 0x006c | W    | 0x014a000a  | Panel scanning horizontal width and hsync pulse end point                               |
| VOP_DSP_HACT_ST_END          | 0x0070 | W    | 0x000a014a  | Panel active horizontal scanning start point and end point                              |
| VOP_DSP_VTOTAL_VS_END        | 0x0074 | W    | 0x00fa000a  | Panel scanning vertical height and vsync pulse end point                                |
| VOP_DSP_VACT_ST_END          | 0x0078 | w    | 0x000a00fa  | Panel active vertical scanning start point and end point                                |
| VOP_DSP_VS_ST_END_F1         | 0x007c | W    | 0×00000000  | Vertical scanning start point and vsync pulse end point of even filed in interlace mode |
| VOP_DSP_VACT_ST_END<br>_F1   | 0x0080 | W    | 0×00000000  | Vertical scanning active start point and end point of even filed in interlace mode      |
| VOP_GATHER_TRANSFER          | 0x0084 | W    | 0x00008220  | Gather transfer ctrol signal                                                            |
| VOP_REG_CFG_DONE             | 0x0090 | W    | 0x00000000  | Register config done flag                                                               |
| VOP_VERSION                  | 0x0094 | W    | 0x00000000  | version for vop                                                                         |
| VOP_WIN1_YRGB_MST0           | 0x00a0 | W    | 0x00000000  | Win1 YRGB memory start address                                                          |
| VOP_WIN1_ACT_INFO            | 0x00b4 | W    | 0x00ef013f  | Win1 active window width/height                                                         |
| VOP_WIN1_DSP_INFO            | 0x00b8 | W    | 0x00ef013f  | Win1 display width/height on panel                                                      |
| VOP_WIN1_DSP_ST              | 0x00bc | W    | 0x000a000a  | Win1 display start point on panel                                                       |
| VOP_WIN1_SCL_FACTOR<br>_YRGB | 0x00c0 | W    | 0×10001000  | Win1 YRGB scaling factor                                                                |
| VOP_WIN1_SCL_OFFSET          | 0x00c8 | W    | 0x00000000  | Win1 scaling start point offset                                                         |

| Name                 | Offset   | Size | Reset Value | Description                       |
|----------------------|----------|------|-------------|-----------------------------------|
|                      |          |      |             | Brightness/Contrast               |
| VOP_BCSH_CTRL        | 0x00d0   | W    | 0x00000000  | enhancement/Saturation/Hue        |
|                      |          |      |             | contrl                            |
| VOP_BCSH_COL_BAR     | 0x00d4   | W    | 0x00000000  | Colorbar YUV value                |
| VOP_BCSH_BCS         | 0x00d8   | W    | 0x00000000  | Brightness/Contrast               |
| VOP_DCSI1_DCS        | UXUUUO   | VV   | 0x00000000  | enhancement/Saturation            |
| VOP_BCSH_H           | 0x00dc   | W    | 0x00000000  | Hue                               |
| VOP_TV_CTRL          | 0x0200   | W    | 0x00000000  | tv mode control register          |
| VOP_TV_SYNC_TIMING   | 0x0204   | W    | 0x00000000  | sync timing ctrl register         |
| VOP_TV_ACT_TIMING    | 0x0208   | W    | 0x00000000  | act timing ctrl register          |
| VOP_TV_ADJ_TIMING    | 0x020c   | W    | 0x00000000  | adjust timing register            |
| VOP_TV_FRQ_SC        | 0x0210   | W    | 0x00000000  | Sub-carrier Frequency             |
| VOP_TV_FILTER0       | 0x0214   | W    | 0x00000000  | Filter 0                          |
| VOP_TV_FILTER1       | 0x0218   | W    | 0x00000000  | Filter 1                          |
| VOP_TV_FILTER2       | 0x021c   | W    | 0x00000000  | Filter 2                          |
| VOP_TV_ACT_ST        | 0x0234   | W    | 0x00000000  |                                   |
| VOP_TV_ROUTING       | 0x0238   | W    | 0x00000000  | Routing                           |
| VOP_TV_SYNC_ADJUST   | 0x0250   | W    | 0x0000000   | Sync Adjust                       |
| VOP_TV_STATUS        | 0x0254   | W    | 0x00000000  | TV Status register                |
| VOP_TV_RST           | 0x0268   | W    | 0x00000000  | tv reset Control                  |
| VOP_TV_SATURATION    | 0x0278   | W    | 0x00000000  | Colour Burst and Saturation       |
| VOP_TV_BANDWIDTH_CT  | 0x028c   | W    | 0x00000000  | Chroma bandwidth                  |
| RL                   |          |      |             |                                   |
| VOP_TV_BRIGHTNESS_C  | 0x0290   | w    | 0,00000000  | Brightness and Contrast           |
| ONTRAST              | 000290   | VV   | 0x00000000  | brightness and Contrast           |
| VOP_MMU_DTE_ADDR     | 0x0300   | W    | 0x00000000  | MMU current page Table address    |
| VOP_MMU_STATUS       | 0x0304   | W    | 0x00000000  | MMU status register               |
| VOP_MMU_COMMAND      | 0x0308   | W    | 0x00000000  | MMU command register              |
| VOP_MMU_PAGE_FAULT_  | 0x030c   | W    | 0x00000000  | MMU logical address of last page  |
| ADDR                 | UNUSUC   | VV   | 0x00000000  | fault                             |
| VOP_MMU_ZAP_ONE_LIN  | 0x0310   | W    | 0x00000000  | MMU Zap cache line register       |
| E                    | 0.00010  | V V  | 020000000   | Third Zap cache fine register     |
| VOP_MMU_INT_RAWSTAT  | 0x0314   | W    | 0x0000000   | MMU raw interrupt status register |
| VOP_MMU_INT_CLEAR    | 0x0318   | W    | 0x00000000  | MMU raw interrupt status register |
| VOP_MMU_INT_MASK     | 0x031c   | W    | 0x00000000  | MMU raw interrupt status register |
| VOP_MMU_INT_STATUS   | 0x0320   | W    | 0x00000000  | MMU raw interrupt status register |
| VOP_MMU_AUTO_GATING  | 0x0324   | W    | 0x0000001   | mmu auto gating                   |
| VOP_HWC_LUT_ADDR     | 0x0800   | W    | 0x00000000  | Access entry for hwc LUT          |
| VOI_IIVVC_LOI_ADDIX  |          | VV   | 0.000000000 | memory(size is word only)         |
| VOP_DSP_LUT_ADDR     | 0x0c00 W |      | 0x00000000  | Access entry for DSP LUT          |
| VOI _DOI _EOI _ADDIC | 0.0000   | VV   | 0,00000000  | memory(size is word only)         |

Notes: Size: B- Byte (8 bits) access, HW- Half WORD (16 bits) access, W-WORD (32 bits) access

### 2.4.3 Detail Register Description

### VOP\_SYS\_CTRL

Address: Operational Base + offset (0x0000)

System control register

| Bit   |       | Reset Value | Description                                                          |
|-------|-------|-------------|----------------------------------------------------------------------|
|       |       |             | auto_gating_en                                                       |
|       |       |             | VOP layer axi-clk auto gating enable                                 |
| 31    | RW    | 0x0         | 1'b0: disable                                                        |
|       |       |             | 1'b1: enable                                                         |
|       |       |             | vop_standby_en                                                       |
|       |       |             | VOP standby mode                                                     |
|       |       |             | Writing "1" to turn VOP into standby mode, All the layer would       |
|       |       |             | disable and the data transfer from frame buffer memory would stop    |
|       |       |             | at the end of current frame.                                         |
|       |       |             | The output would be blank.                                           |
| 30    | RW    | 0x0         | When writing "0" to this bit, standby mode would disable and the     |
|       |       |             | VOP go back to work immediately.                                     |
|       |       |             | 1'b0: disable                                                        |
|       |       |             | 1'b1: enable                                                         |
|       |       |             | * Black display is recommended before setting standby mode           |
|       |       |             | enable.                                                              |
|       |       |             | vop_dma_stop                                                         |
|       |       |             | VOP DMA stop mode                                                    |
| 20    | DW    | 00          | 1'b0: disable                                                        |
| 29    | RW    |             | 1'b1: enable                                                         |
|       |       |             | * If DMA is working, the stop mode would not be active until current |
|       |       |             | bus transfer is finished.                                            |
| 28:27 | RO    | 0x0         | reserved                                                             |
|       |       |             | hwc_load_en                                                          |
|       |       |             | Hardware cursor data reload enable                                   |
| 26    | RW    | 0x0         | 1 b0: disable                                                        |
| 20    | IXVV  | UXU         | 1'b1: enable                                                         |
|       |       |             | *Setting this bit would reload the Hwc data. It would be auto        |
|       |       |             | cleared after reload finish.                                         |
|       |       |             | dma_burst_length                                                     |
|       |       |             | DMA read Burst length                                                |
| 25:24 | RW    | 0x0         | 2'b00: burst16 (burst 15 in rgb888 pack mode)                        |
|       |       |             | 2'b01: burst8 (burst 12 in rgb888 pack mode)                         |
|       |       |             | 2'b10: burst4 (burst 6 in rgb888 pack mode)                          |
|       |       |             | win1_no_outstanding                                                  |
| 23    | RW    | 0×0         | Win1 AXI master read outstanding                                     |
|       | 17.44 | UXU UXU     | 1'b0: enable                                                         |
|       |       |             | 1'b1: disable                                                        |

| Bit   | Attr     | Reset Value | Description                           |  |  |  |  |
|-------|----------|-------------|---------------------------------------|--|--|--|--|
|       |          |             | win0_no_outstanding                   |  |  |  |  |
| 22 RW | RW       | 0×0         | Win0 AXI master read outstanding      |  |  |  |  |
|       |          | o no        | 1'b0: enable                          |  |  |  |  |
|       |          |             | 1'b1: disable                         |  |  |  |  |
| 21    | RO       | 0x0         | reserved                              |  |  |  |  |
|       |          |             | win1_alpha_swap                       |  |  |  |  |
| 20    | RW       | 0×0         | Win1 RGB alpha swap                   |  |  |  |  |
|       |          |             | 1'b0: ARGB                            |  |  |  |  |
|       |          |             | 1'b1: RGBA                            |  |  |  |  |
|       |          |             | win1_rb_swap                          |  |  |  |  |
| 19    | RW       | 0×0         | Win1 RGB Red and Blue swap            |  |  |  |  |
|       |          |             | 1'b0: RGB                             |  |  |  |  |
|       |          |             | 1'b1: BGR                             |  |  |  |  |
|       |          |             | win0_uv_swap                          |  |  |  |  |
| 18    | RW       | 0x0         | Win0 CbCr swap                        |  |  |  |  |
|       |          |             | 1'b0: CrCb                            |  |  |  |  |
|       |          |             | 1'b1: CbCr                            |  |  |  |  |
|       |          |             | win0_y8_swap                          |  |  |  |  |
| 17    | RW       | 0x0         | Win0 Y middle 8-bit swap              |  |  |  |  |
|       |          |             | 1'b0: Y3Y2Y1Y0                        |  |  |  |  |
|       |          |             | 1'b1: Y3Y1Y2Y0                        |  |  |  |  |
|       |          | 0×0         | win0_alpha_swap                       |  |  |  |  |
| 16    | RW       |             | Win0 RGB alpha swap                   |  |  |  |  |
|       |          |             | 1'b0: ARGB                            |  |  |  |  |
|       |          |             | 1'b1: RGBA                            |  |  |  |  |
|       |          | V 0x0       | win0_rb_swap                          |  |  |  |  |
| 15    | RW       |             | Win0 RGB Red and Blue swap            |  |  |  |  |
|       |          |             | 1'b0: RGB<br>1'b1: BGR                |  |  |  |  |
|       |          |             |                                       |  |  |  |  |
|       |          | . 1         | tve_dac_select 1'b0:dac disable       |  |  |  |  |
| 14    | RW       | 0x0         | 1'b1:dac enable                       |  |  |  |  |
|       |          |             | note:just for FPGA verivication using |  |  |  |  |
|       |          |             | tve_mode_slave                        |  |  |  |  |
|       |          |             | tve_mode_select                       |  |  |  |  |
| 13    | RW       | 0×0         | 1'b0:master mode                      |  |  |  |  |
|       | 1.44     | UXU         | 1'b1:slave mode                       |  |  |  |  |
|       |          |             | note:for FPGA verivication using      |  |  |  |  |
| 12:11 | RO       | 0x0         | reserved                              |  |  |  |  |
|       |          |             | hwc_size                              |  |  |  |  |
|       |          |             | Hwc size select                       |  |  |  |  |
| 10    | RW       | 0x0         | 1'b0: 32x32                           |  |  |  |  |
|       |          |             | 1'b1: 64x64                           |  |  |  |  |
| L     | <u> </u> | l .         | · - ······                            |  |  |  |  |

| Bit | Attr | Reset Value | Description                                                                                                                                                   |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9   | RW   | 0×0         | hwc_lut_en 1'b0: disable 1'b1: enable *This bit should be "0" when CPU updates the LUT, and should be "1" when hwc                                            |
| 8:6 | RW   | 0x0         | LUT mode enable.  win1_data_fmt  Win1 source Format  3'b000: ARGB888  3'b001: RGB888  3'b010: RGB565  others: reserved                                        |
| 5:3 | RW   | 0×0         | win0_data_fmt Win0 source data Format 3'b000 : ARGB888 3'b001 : RGB888 3'b010 : RGB565 3'b100 : YCbCr420 3'b101 : YCbCr422 3'b110 : YCbCr444 others: reserved |
| 2   | RW   | 0×0         | hwc_en Hwc enable bit 1'b0: Hwc layer disable 1'b1: Hwc layer enable                                                                                          |
| 1   | RW   | 0x0         | win1_en Win1 enable bit 1'b0: Win1 layer disable 1'b1: Win1 layer enable                                                                                      |
| 0   | RW   | 0x0         | win0_en Win0 enable bit 1'b0: Win0 layer disable 1'b1: Win0 layer enable                                                                                      |

### VOP\_DSP\_CTRL0

Address: Operational Base + offset (0x0004)

Display control register0

| Bit |    | Reset Value | Description                     |
|-----|----|-------------|---------------------------------|
| 31  |    |             | win1_yrgb_deflick               |
|     | RW | W 0×0       | alpha_mode_sel1                 |
| 30  |    |             | alpha mode select 1             |
| 30  |    |             | 1'b0 : alpha value no change    |
|     |    |             | 1'b1 : alpha = alpha + alpha[7] |

| Bit   | Attr | Reset Value | Description                                                                                                                   |
|-------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------|
| 29    | RW   | 0×0         | alpha_mode_sel0 alpha mode select 0 1'b0 : Non-premultiplied alpha 1'b1 : Premultiplied alpha                                 |
| 28    | RW   | 0×0         | hwc_alpha_mode<br>1'b0: user-defined alpha<br>1'b1: per-pixel alpha                                                           |
| 27:26 | RO   | 0x0         | reserved                                                                                                                      |
| 25    | RW   | 0×0         | tve_mode tve mode select 1'b0 : NTSC mode 1'b1 : PAL mode                                                                     |
| 24    | RO   | 0x0         | reserved                                                                                                                      |
| 23    | RW   | 0×0         | yuv_clip YCrCb clip 1'b0: disable, YCbCr no clip 1'b1: enable, YCbCr clip before YCbCr2RGB *Y clip: 16~235, CBCR clip: 16~239 |
| 22    | RO   | 0x0         | reserved                                                                                                                      |
| 21:20 | RW   | 0×0         | win0_csc_mode Win0 YUV2RGB Color space conversion: 2'b00: mpeg 2'b01: jpeg 2'b10: hd 2'b11: reserved                          |
| 19    | RW   | 0x0         | win1_alpha_mode Win1 alpha mode 1'b0: user-defined alpha 1'b1: per-pixel alpha                                                |
| 18    | RW   | 0x0         | win0_alpha_mode Win0 alpha mode 1'b0: user-defined alpha 1'b1: per-pixel alpha                                                |
| 17    | RW   | 0x0         | win0_cbr_deflick Win0 Cbr deflick mode 1'b0: disable 1'b1: enable                                                             |
| 16    | RW   | 0×0         | win0_yrgb_deflick Win0 YRGB deflick mode 1'b0: disable 1'b1: enable                                                           |

| Bit   | Attr   | Reset Value | Description                                                         |
|-------|--------|-------------|---------------------------------------------------------------------|
|       |        |             | win1_interlace_read                                                 |
| 1 🗆   | DW     | 0.40        | Win1 interlace read mode                                            |
| 15    | RW     | 0x0         | 1'b0: disable                                                       |
|       |        |             | 1'b1: enable                                                        |
| 14:13 | RO     | 0x0         | reserved                                                            |
|       |        |             | dsp_interlace_en                                                    |
|       |        |             | Interlace display enable                                            |
|       |        |             | 1'b0: disable                                                       |
| 12    | RW     | 0x0         | 1'b1: enable                                                        |
|       |        |             | *This mode is related to the ITU-R656 output, the display timing of |
|       |        |             | odd field must be set correctly.                                    |
|       |        |             | (vop_dsp_vs_st_end_f1/vop_dsp_vact_end_f1)                          |
| 11:10 | RO     | 0x0         | reserved                                                            |
|       |        |             | dither_up                                                           |
| 9     | RW     | 0×0         | dither up RGB565 to RGB888 enable                                   |
| 9     | IK V V | 0.00        | 1'b0: disable                                                       |
|       |        |             | 1'b1: enable                                                        |
|       |        |             | dsp_win0_top                                                        |
| 8     | RW     | 0×0         | Win0 and Win1 position swap                                         |
|       | IXVV   | UXU         | 1'b0: win1 on the top of win0                                       |
|       |        |             | 1'b1: win0 on the top of win1                                       |
|       |        |             | dsp_dclk_pol                                                        |
| 7     | RW     | 0×0         | DCLK invert enable                                                  |
|       | 1      | UXU         | 1'b0: normal                                                        |
|       |        |             | 1'b1: invert                                                        |
|       |        |             | dsp_den_pol                                                         |
| 6     | RW     | 0x0         | DEN polarity                                                        |
|       |        | VOXO        | 1'b0: positive                                                      |
|       |        |             | 1'b1: negative                                                      |
|       |        |             | dsp_vsync_pol                                                       |
| 5     | RW     | 0x0         | VSYNC polarity                                                      |
|       |        |             | 1'b0: negative                                                      |
|       |        |             | 1'b1: positive                                                      |
|       |        |             | dsp_hsync_pol HSYNC polarity                                        |
| 4     | RW     | 0×0         | 1'b0: negative                                                      |
|       |        |             | 1'b1: positive                                                      |
|       |        |             | dsp_out_mode                                                        |
|       |        |             | Display output format                                               |
|       |        |             | 4'b0000: Parallel 24-bit RGB888 output R[7:0],G[7:0],B[7:0]         |
|       |        |             | 4'b0001: Parallel 18-bit RGB666 output                              |
| 3:0   | RW     | 0x0         | 6'b0,R[5:0],G[5:0],B[5:0]                                           |
|       |        |             | 4'b0010: Parallel 16-bit RGB565 output                              |
|       |        |             | 8'b0,R[4:0],G[5:0],B[4:0]                                           |
|       |        |             | Others: Reserved.                                                   |
|       |        |             | others. Reserved.                                                   |

**VOP\_DSP\_CTRL1**Address: Operational Base + offset (0x0008)

Display control register1

| <b>Bit</b> |         | Reset Value | Description                                              |
|------------|---------|-------------|----------------------------------------------------------|
|            |         |             | dsp_out_zero                                             |
| 31         | RW      | 0×0         | DENoutput software ctrl                                  |
|            | IXVV    | 0.00        | 1'b0: normal output                                      |
|            |         |             | 1'b1: all output '0' means:hsync,vsync,den =000          |
|            |         |             | dsp_dummy_swap                                           |
| 30         | RW      | 0×0         | Display dummy swap enable                                |
| 30         | IXVV    | 0.00        | 1'b0: B+G+R+dummy                                        |
|            |         |             | 1'b1: dummy+B+G+R                                        |
|            |         |             | dsp_delta_swap                                           |
|            |         |             | Display delta swap enable                                |
| 29         | RW      | 0x0         | 1'b0: disable                                            |
|            |         |             | 1'b1: enable                                             |
|            |         |             | *See detail description in Delta display charpter.       |
|            |         |             | dsp_rg_swap                                              |
| 28         | RW      | 0×0         | Display output red and green swap enable                 |
| 20         | IXVV    | UXU         | 1'b0: RGB                                                |
|            |         |             | 1'b1: GRB                                                |
|            |         | 0x0         | dsp_rb_swap                                              |
| 27         | RW      |             | Display output red and blue swap enable                  |
| 27         | I VV    |             | 1'b0: RGB                                                |
|            |         |             | 1'b1: BGR                                                |
|            | RW      |             | dsp_bg_swap                                              |
| 26         |         | 0×0         | Display output blue and green swap enable                |
| 20         |         |             | 1'b0: RGB                                                |
|            |         |             | 1'b1: RBG                                                |
|            |         |             | dsp_black_en                                             |
| 25         | RW      | 0x0         | Black display mode                                       |
| 23         | IXVV    | UXU         | When this bit enable, the pixel data output is all black |
|            |         |             | (0×00000)                                                |
|            |         |             | dsp_blank_en                                             |
| 24         | RW      | 0×1         | Blank display mode                                       |
|            |         | OXI         | When this bit enable, the hsync/vsync/den output is      |
|            |         |             | blank                                                    |
| 23:16      | RW      | 0x00        | dsp_bg_red                                               |
| 23.10      | 1       | UXUU        | Background Red color                                     |
| 15:8       | RW      | 0x00        | dsp_bg_green                                             |
| 13.0       | 1 . v v | 0,00        | Background Green color                                   |
| 7.0        | 7:0 RW  | V 0x00      | dsp_bg_blue                                              |
| 7.0        |         |             | Background Blue color                                    |

#### VOP\_FS\_ADDR\_MASK

Address: Operational Base + offset (0x000c)

frame start addr mask

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

#### VOP\_INT\_STATUS

Address: Operational Base + offset (0x0010)

Interrupt status register

| Bit   |      | Reset Value | Description                                                         |
|-------|------|-------------|---------------------------------------------------------------------|
|       |      |             | line flag raw status                                                |
| 31    | RO   | 0x0         | Line flag raw Interrupt status                                      |
| 20    |      | 0.0         | fs_raw_status                                                       |
| 30    | RO   | 0x0         | Frame start raw interrupt status                                    |
| 20    | D.O. | 00          | win1_empty_intr_status                                              |
| 29    | RO   | 0x0         | win1 data empty interrupt status                                    |
| 28    | RO   | 0.40        | win0_empty_intr_status                                              |
| 20    | KU   | 0x0         | win0 data empty interrupt status                                    |
| 27    | W1C  | 0x0         | win1_empty_intr_clr                                                 |
| 27    | WIC  | UXU         | win1 data empty interrupt clear(auto clear)                         |
| 26    | W1C  | 0x0         | win0_empty_intr_clr                                                 |
| 20    | WIC  | UXU         | win0 data empty interrupt clear(auto clear)                         |
|       |      |             | win1_empty_intr_en                                                  |
| 25    | RW   | 0x0         | win1 data empty interrupt enable signal                             |
| 23    | KVV  | UXU         | 1'b0: disable                                                       |
|       |      |             | 1'b1: enable                                                        |
|       |      | 0x0         | win0_empty_intr_en                                                  |
| 24    | RW   |             | win0 data empty interrupt enable signal                             |
| 24    | KVV  |             | 1'b0: disable                                                       |
|       |      |             | 1'b1: enable                                                        |
|       | PW/  | N 0x000     | dsp_line_frag_num                                                   |
| 23:12 |      |             | Line number of the Line flag interrupt                              |
| 25.12 | IXVV |             | The display line number when the flag interrupt occur, the range is |
|       |      |             | (0~ DSP_VTOTAL-1).                                                  |
| 11    | W1C  | 0x0         | bus_error_intr_clr                                                  |
| 11    | WIC  | 0.00        | Bus error Interrupt clear (Auto clear)                              |
| 10    | W1C  | 0×0         | line_frag_intr_clr                                                  |
| 10    | WIC  | 0.00        | Line flag Interrupt clear (Auto clear)                              |
| 9     | W1C  | 0x0         | fs_intr_clr                                                         |
|       | WIC  | 0.00        | Frame start interrupt clear (Auto clear)                            |
| 8     | W1C  | 0x0         | dsp_hold_valid_intr_clr                                             |
|       | **10 |             | display hold valid interrupt clear (Auto clear)                     |
|       |      |             | bus_error_intr_en                                                   |
| 7     | RW   | 0x0         | Bus error interrupt enable                                          |
| '     | 1    | VV UXU      | 1'b0: disable                                                       |
|       |      |             | 1'b1: enable                                                        |

| Bit | Attr | <b>Reset Value</b> | Description                         |
|-----|------|--------------------|-------------------------------------|
|     |      |                    | line_frag_intr_en                   |
| 6   | RW   | 0x0                | Line flag Interrupt enable          |
|     | IXVV | 0.00               | 1'b0: disable                       |
|     |      |                    | 1'b1: enable                        |
|     |      |                    | fs_intr_en                          |
| 5   | RW   | 0x0                | Frame start interrupt enable        |
| 5   | KVV  | UXU                | 1'b0: disable                       |
|     |      |                    | 1'b1: enable                        |
|     | RW   | 0x0                | dsp_hold_valid_intr_en              |
| 4   |      |                    | display hold valid interrupt enable |
| -   |      |                    | 1'b0: disable                       |
|     |      |                    | 1'b1: enable                        |
| 3   | RO   | O 0x0              | bus_error_intr                      |
| ٥   | KU   | UXU                | Bus error Interrupt status          |
| 2   | RO   | 0x0                | line_frag_intr                      |
| 2   | KU   | UXU                | Line flag Interrupt status          |
| 1   | DO.  | 0.40               | fs_intr                             |
| 1   | RO   | 0x0                | Frame start interrupt status        |
| 0   | DO.  | 0.40               | dsp_hold_valid_intr                 |
| 0   | RO   | 0x0                | display hold valid interrupt status |

### VOP\_ALPHA\_CTRL

Address: Operational Base + offset (0x0014)
Blending control register

| Bit   | Attr  | <b>Reset Value</b> | Description                       |
|-------|-------|--------------------|-----------------------------------|
| 31:28 | RO    | 0x0                | reserved                          |
| 27:20 | RW    | 0x00               | hwc_alpha_value                   |
|       |       |                    | HWC alpha blending value          |
| 19:12 | RW    | 0x00               | win1_alpha_value                  |
|       |       | oxee .             | Win1 alpha blending value         |
| 11:4  | RW    | 0×00               | win0_alpha_value                  |
| 11.4  | INVV  | UXUU               | Win0 alpha blending value         |
| 3     | RW    | 0×0                | win1_aa_pre_mul                   |
| 3     |       |                    | win1 pre multiply for alpha scale |
|       |       | 0×0                | hwc_alpha_en                      |
| 2     | DW    |                    | HWC alpha blending enable         |
| 2     | KVV   |                    | 1'b0: disable                     |
|       |       |                    | 1'b1: enable                      |
|       |       | 0×0                | win1_alpha_en                     |
| 1     | DW    |                    | Win1 alpha blending enable        |
| 1     | IK VV |                    | 1'b0: disable                     |
|       |       |                    | 1'b1: enable                      |

| Bit   | Attr | <b>Reset Value</b> | Description                       |  |
|-------|------|--------------------|-----------------------------------|--|
| 31:28 | RO   | 0x0                | reserved                          |  |
| 27:20 | D\M  | 0x00               | hwc_alpha_value                   |  |
| 27.20 | IVV  | 0,000              | HWC alpha blending value          |  |
| 19:12 | D/W  | 0×00               | win1_alpha_value                  |  |
| 13.12 | 1200 | 0,000              | Win1 alpha blending value         |  |
| 11:4  | RW   | 0×00               | win0_alpha_value                  |  |
| 11.7  | 1200 | 0,000              | Win0 alpha blending value         |  |
| 3     | RW   | V 0×0              | win1_aa_pre_mul                   |  |
|       | 1200 |                    | win1 pre multiply for alpha scale |  |
|       |      | W 0×0              | hwc_alpha_en                      |  |
| 2     | RW   |                    | HWC alpha blending enable         |  |
| _     |      |                    | 1'b0: disable                     |  |
|       |      |                    | 1'b1: enable                      |  |
|       |      |                    | win1_alpha_en                     |  |
| 1     | RW   | 0x0                | Win1 alpha blending enable        |  |
| _     |      | o x o              | 1'b0: disable                     |  |
|       |      |                    | 1'b1: enable                      |  |
|       |      |                    | win0_alpha_en                     |  |
| 0     | RW   | W 0×0              | Win0 alpha blending enable        |  |
|       | IXVV |                    | 1'b0: disable                     |  |
|       |      |                    |                                   |  |

#### VOP\_WINO\_COLOR\_KEY

Address: Operational Base + offset (0x0018)

Win0 color key register

| Bit   | Attr | Reset Value | Description                        |
|-------|------|-------------|------------------------------------|
| 31:25 | RO   | 0x0         | reserved                           |
|       |      | V 0x0       | win0_key_en                        |
| 24    | RW   |             | Win0 transparency color key enable |
| 24    |      |             | 1'b0: disable                      |
|       |      |             | 1'b1: enable                       |
| 22.0  | DW   | N 0.000000  | win0_key_color                     |
| 23:0  | RW   | 0x000000    | Win0 key color                     |

### VOP\_WIN1\_COLOR\_KEY

Address: Operational Base + offset (0x001c)

Win1 color key register

| Bit   | Attr | Reset Value | Description                                                               |
|-------|------|-------------|---------------------------------------------------------------------------|
| 31:25 | RO   | 0x0         | reserved                                                                  |
| 24    | RW   | 0×0         | win1_key_en Win1 transparency color key enable 1'b0: disable 1'b1: enable |
| 23:0  | RW   | 0×000000    | win1_key_color<br>Win1 key color                                          |

#### VOP\_WINO\_YRGB\_MSTO

Address: Operational Base + offset (0x0020)

Win0 YRGB memory start address 0

| Bit  | Attr | <b>Reset Value</b> | Description                                                  |
|------|------|--------------------|--------------------------------------------------------------|
| 31:0 | RW   | 10×000000000       | win0_yrgb0_mst win0 YRGB frame buffer memory start address 0 |

#### VOP WINO CBR MSTO

Address: Operational Base + offset (0x0024)

Win0 Cbr memory start address 0

| Bit  | Attr  | <b>Reset Value</b>    | Description                                  |
|------|-------|-----------------------|----------------------------------------------|
| 31:0 | RW    | $10 \times 000000000$ | win0_cbr0_mst                                |
| 31:0 | IK VV |                       | win0 CBR frame buffer memory start address 0 |

#### VOP\_WIN1\_VIR

Address: Operational Base + offset (0x0028)

Win1 virtual stride

| Bit   | Attr | <b>Reset Value</b> | Description     |
|-------|------|--------------------|-----------------|
| 31:13 | RO   | 0x0                | reserved        |
| 12:0  | RW   | 0x0000             | win1_vir_stride |

#### VOP\_AXI\_BUS\_CTRL

Address: Operational Base + offset (0x002c)

Bus bandwidth ctrol signal

| Bit   |       | Reset Value | Description                   |
|-------|-------|-------------|-------------------------------|
| 31    | RW    | 0x0         | sw_io_pad_clk_sel             |
| 30    | RW    | 0x0         | sw_core_clk_sel               |
| 29:24 | RO    | 0x0         | reserved                      |
|       |       |             | hdmi_dclk_inv                 |
| 22    | DW    | 0.40        | hdmi dclk invert select bit   |
| 23    | RW    | 0x0         | 1'b0:hdmi dclk inv disable    |
|       |       |             | 1'b1:hdmi dclk inv enable     |
|       |       |             | hdmi_dclk_en                  |
| 22    | DW    | 0×1         | hdmi dclk enable bit          |
| 22    | RW    |             | 1'b0:hdmi dclk disable        |
|       |       |             | 1'b1:hdmi dclk enable         |
|       |       | 0x0         | tve_dac_dclk_inv              |
| 21    | RW    |             | Field0000 Abstract            |
| 21    | IK VV |             | 1'b0:tve dac dclk inv disable |
|       |       |             | 1'b1:tve dac dclk inv enable  |
|       |       |             | tve_dac_dclk_en               |
| 20    | RW    | 0x1         | tve dac dclk enable bit       |
| 20    | KW    | W OXI       | 1'b0:tve dac dclk disable     |
|       |       |             | 1'b1:tve dac dclk enable      |

|       |      | 1    |                                        |
|-------|------|------|----------------------------------------|
|       |      | 0×0  | sw_hdmi_clk_i_sel                      |
| 19    | RW   |      | hdmi io clk select bit                 |
| 19    | IXVV | 0.00 | 1'b0: select dclk to hdmi io           |
|       |      |      | 1'b1: select dclk_core to hdmi io      |
| 18:17 | RO   | 0x0  | reserved                               |
| 16:12 | DW   | 0x00 | sw_axi_max_outstand_num                |
| 16:12 | KVV  | UXUU | Max number of AXI read outstanding     |
|       |      |      | sw_axi_max_outstand_en                 |
| 11    | RW   | 0x0  | AXI read oustanding limited enable bit |
| 11    | KVV  | UXU  | 1'b0: disable                          |
|       |      |      | 1'b1: enable                           |
|       |      |      | sw_vop_mmu_en                          |
| 10    | RW   | 0×0  | Vop MMU enable bit                     |
| 10    | KVV  |      | 1'b0: disable                          |
|       |      |      | 1'b1: enable                           |
|       |      |      | sw_noc_hurry_threshold                 |
| 9:6   | RW   | 0x0  | Noc hurry threshold                    |
| 9.0   |      |      | 1'b0: disable                          |
|       |      |      | 1'b1: enable                           |
| 5:4   | RW   | 0x0  | sw_noc_hurry_value                     |
| 5.4   | 1744 | 0.00 | Noc hurry level                        |
|       |      |      | sw_noc_hurry_en                        |
| 3     | RW   | 0x0  | Noc hurry mode enable bit              |
|       | IVV  | UXU  | 1'b0: disable                          |
|       |      |      | 1'b1: enable                           |
| 2:1   | RW   | 0x0  | sw_noc_qos_value                       |
| Z.1   | 1744 | 0,0  | Noc QoS level                          |
|       |      |      | sw_noc_qos_en                          |
| 0     | RW   | 0x0  | Noc QoS mode enable bit                |
|       |      |      | 1'b0: disable                          |
|       |      |      | 1'b1: enable                           |

### VOP\_WINO\_VIR

Address: Operational Base + offset (0x0030)

Win0 virtual stride

| Bit   | Attr | <b>Reset Value</b> | Description                               |
|-------|------|--------------------|-------------------------------------------|
| 31:29 | RO   | 0x0                | reserved                                  |
|       |      |                    | win0_cbr_vir_stride                       |
|       |      |                    | Number of words of Win0 cbr Virtual width |
| 28:16 | RW   | 0x0140             | UV420 : ceil(win0_vir_width/4)            |
|       |      |                    | UV422 : ceil(win0_vir_width/4)            |
|       |      |                    | UV444 : ceil(win0_vir_width/2)            |
| 15:13 | RO   | 0x0                | reserved                                  |

| Bit   | Attr | <b>Reset Value</b> | Description                                        |
|-------|------|--------------------|----------------------------------------------------|
| 31:29 | RO   | 0x0                | reserved                                           |
|       |      |                    | win0_cbr_vir_stride                                |
|       |      |                    | Number of words of Win0 cbr Virtual width          |
| 28:16 | RW   | 0x0140             | UV420 : ceil(win0_vir_width/4)                     |
|       |      |                    | UV422 : ceil(win0_vir_width/4)                     |
|       |      |                    | UV444 : ceil(win0_vir_width/2)                     |
| 15:13 | RO   | 0x0                | reserved                                           |
|       |      |                    | win0_yrgb_vir_stride                               |
|       | RW   |                    | Win0 Virtual stride                                |
|       |      |                    | Number of words of Win0 yrgb Virtual width         |
| 12:0  |      |                    | ARGB888: win0_vir_width                            |
|       |      |                    | RGB888 : (win0_vir_width*3/4) + (win0_vir_width%3) |
|       |      |                    | RGB565 : ceil(win0_vir_width/2)                    |
|       |      |                    | YUV : ceil(win0_vir_width/4)                       |

#### VOP\_WINO\_ACT\_INFO

Address: Operational Base + offset (0x0034)

Win0 active window width/height

| Bit   | Attr | <b>Reset Value</b> | Description                                |
|-------|------|--------------------|--------------------------------------------|
| 31:29 | RO   | 0x0                | reserved                                   |
|       |      |                    | win0_act_height                            |
| 28:16 | RW   | 0x00ef             | Win0 active(original) window height        |
|       |      |                    | win_act_height = (win0 vertical size -1)   |
| 15:13 | RO   | 0x0                | reserved                                   |
|       |      |                    | win0_act_width                             |
| 12:0  | RW   | 0x013f             | Win0 active(original) window width         |
|       |      |                    | win_act_width = (win0 horizontial size -1) |

### VOP\_WINO\_DSP\_INFO

Address: Operational Base + offset (0x0038)

Win0 display width/height on panel

| Bit   | Attr | <b>Reset Value</b> | Description                                 |
|-------|------|--------------------|---------------------------------------------|
| 31:27 | RO   | 0x0                | reserved                                    |
|       |      |                    | dsp_win0_height                             |
| 26:16 | RW   | 0x0ef              | Win0 display window height                  |
|       |      |                    | win0_dsp_height = (win0 vertical size -1)   |
| 15:11 | RO   | 0x0                | reserved                                    |
|       |      |                    | dsp_win0_width                              |
| 10:0  | RW   | 0x13f              | Win0 display window width                   |
|       |      |                    | win0_dsp_width = (win0 horizontial size -1) |

#### VOP\_WINO\_DSP\_ST

Address: Operational Base + offset (0x003c)

Win0 display start point on panel

| Bit   | Attr | <b>Reset Value</b> | Description                                                       |  |
|-------|------|--------------------|-------------------------------------------------------------------|--|
| 31:28 | RO   | 0x0                | reserved                                                          |  |
| 27:16 | RW   | 0x00a              | dsp_win0_yst Win0 vertical start point(y) of the Panel scanning   |  |
| 15:12 | RO   | 0x0                | reserved                                                          |  |
| 11:0  | RW   | 0x00a              | dsp_win0_xst Win0 horizontal start point(x) of the Panel scanning |  |

#### VOP\_WINO\_SCL\_FACTOR\_YRGB

Address: Operational Base + offset (0x0040)

Win0 YRGB scaling factor

| Bit   | Attr | <b>Reset Value</b> | Description                                            |  |
|-------|------|--------------------|--------------------------------------------------------|--|
|       |      |                    | win0_vs_factor_yrgb                                    |  |
| 31:16 | D\M  | 0×1000             | Win0 YRGB vertical scaling factor                      |  |
| 31.10 | KVV  | 0x1000             | factor=((VOP_WIN0_ACT_INFO[31:16])/(VOP_WIN0_DSP_INFO[ |  |
|       |      |                    | 31:16] ))*2^12                                         |  |
|       | RW   | / 0×1000           | win0_hs_factor_yrgb                                    |  |
| 15.0  |      |                    | Win0 YRGB horizontal scaling factor                    |  |
| 15:0  |      |                    | factor=((VOP_WIN0_ACT_INFO[15:0])/(VOP_WIN0_DSP_INFO[1 |  |
|       |      |                    | 5:0] ))*2^12                                           |  |

#### VOP\_WINO\_SCL\_FACTOR\_CBR

Address: Operational Base + offset (0x0044)

Win0 CBR scaling factor

|       | VINU CBR Scaling factor |             |                                                        |  |  |
|-------|-------------------------|-------------|--------------------------------------------------------|--|--|
| Bit   | Attr                    | Reset Value | Description                                            |  |  |
|       |                         |             | win0_vs_factor_cbr                                     |  |  |
|       |                         |             | Win0 CBR vertical scaling factor                       |  |  |
|       |                         |             | YCbCr420:                                              |  |  |
| 31:16 | D\\/                    | 0×1000      | factor=((VOP_WIN0_ACT_INFO[31:16]/                     |  |  |
| 31.10 | IXVV                    | 0X1000      | 2)/(VOP_WIN0_DSP_INFO[31:16] ))*2^12                   |  |  |
|       |                         |             | YCbCr422,YCbCr444:                                     |  |  |
|       |                         |             | factor=((VOP_WIN0_ACT_INFO[31:16])/(VOP_WIN0_DSP_INFO[ |  |  |
|       |                         |             | 31:16] ))*2^12                                         |  |  |
|       |                         |             | win0_hs_factor_cbr                                     |  |  |
|       |                         | 0×1000      | Win0 CBR horizontal scaling factor                     |  |  |
|       | RW                      |             | YCbCr422,YCbCr420:                                     |  |  |
| 15:0  |                         |             | factor=((VOP_WIN0_ACT_INFO[15:0]/2)/(VOP_WIN0_DSP_INFO |  |  |
| 15.0  | IXVV                    |             | [15:0] ))*2^12                                         |  |  |
|       |                         |             | YCbCr444:                                              |  |  |
|       |                         |             | factor=((VOP_WIN0_ACT_INFO[15:0])/(VOP_WIN0_DSP_INFO[1 |  |  |
|       |                         |             | 5:0] ))*2^12                                           |  |  |

#### VOP\_WINO\_SCL\_OFFSET

Address: Operational Base + offset (0x0048)

Win0 scaling start point offset

| Bit   | Attr | <b>Reset Value</b> | Description                               |  |
|-------|------|--------------------|-------------------------------------------|--|
|       |      |                    | win0_vs_offset_cbr                        |  |
| 31:24 | RW   | 0x00               | Cbr Vertical scaling start point offset   |  |
|       |      |                    | $(0x00\sim0xff)/0x100 = 0\sim0.99$        |  |
|       |      |                    | win0_vs_offset_yrgb                       |  |
| 23:16 | RW   | 0x00               | Y Vertical scaling start point offset     |  |
|       |      |                    | $(0x00\sim0xff)/0x100 = 0\sim0.99$        |  |
|       |      |                    | win0_hs_offset_cbr                        |  |
| 15:8  | RW   | 0x00               | Cbr Horizontal scaling start point offset |  |
|       |      |                    | $(0x00\sim0xff)/0x100 = 0\sim0.99$        |  |
|       |      |                    | win0_hs_offset_yrgb                       |  |
| 7:0   | RW   | 0x00               | Y Horizontal scaling start point offset   |  |
|       |      |                    | $(0x00\sim0xff)/0x100 = 0\sim0.99$        |  |

#### VOP\_RESERVED\_0X4C

Address: Operational Base + offset (0x004c)

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

#### VOP\_RESERVED\_0X50

Address: Operational Base + offset (0x0050)

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

#### VOP\_RESERVED\_0X54

Address: Operational Base + offset (0x0054)

| Bit  | Attr | Reset \ | /alue | Description |
|------|------|---------|-------|-------------|
| 31:0 | RO   | 0x0     |       | reserved    |

### VOP\_HWC\_MST

Address: Operational Base + offset (0x0058)

Hwc memory start address

| Bit  | Attr   | <b>Reset Value</b> | Description                   |  |
|------|--------|--------------------|-------------------------------|--|
| 31:0 | RW     | 0x00000000         | hwc_mst                       |  |
| 31.0 | IK V V | 0x00000000         | HWC data memory start address |  |

#### VOP\_HWC\_DSP\_ST

Address: Operational Base + offset (0x005c)

Hwc display start point on panel

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:28 | RO   | 0x0                | reserved    |

| Bit   | Attr | <b>Reset Value</b> | Description                                         |  |  |
|-------|------|--------------------|-----------------------------------------------------|--|--|
| 27.16 | DW/  | 1()x()()a          | dsp_hwc_yst                                         |  |  |
| 27:16 | KVV  |                    | HWC vertical start point(y) of the Panel scanning   |  |  |
| 15:12 | RO   | 0x0                | reserved                                            |  |  |
| 11.0  | DW/  | !W 10x00a          | dsp_hwc_xst                                         |  |  |
| 11:0  | KVV  |                    | HWC horizontal start point(x) of the Panel scanning |  |  |

#### VOP\_HWC\_RESERVED0

Address: Operational Base + offset (0x0060)

Hwc LUT color 0

| Bit  | Attr | <b>Reset Value</b> | Description |  |
|------|------|--------------------|-------------|--|
| 31:0 | RO   | 0x0                | reserved    |  |

#### VOP\_HWC\_RESERVED1

Address: Operational Base + offset (0x0064)

Hwc LUT color 1

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

#### VOP\_HWC\_RESERVED2

Address: Operational Base + offset (0x0068)

Hwc LUT color 2

| Bit  | Attr | <b>Reset Value</b> |          |  | Description |
|------|------|--------------------|----------|--|-------------|
| 31:0 | RO   | 0x0                | reserved |  |             |

#### VOP\_DSP\_HTOTAL\_HS\_END

Address: Operational Base + offset (0x006c)

Panel scanning horizontal width and hsync pulse end point

|       | Attr | Reset   |   |                                          |
|-------|------|---------|---|------------------------------------------|
| 31:28 |      | 0x0     |   | reserved                                 |
| 27.16 | DW/  | 0x14a   | 1 | dsp_htotal                               |
| 27:16 | RW   |         |   | Panel display scanning horizontal period |
| 15:12 | RO   | 0x0     |   | reserved                                 |
| 11.0  | DW   | W 0x00a |   | dsp_hs_end                               |
| 11:0  | KW   |         |   | Panel display scanning hsync pulse width |

#### VOP\_DSP\_HACT\_ST\_END

Address: Operational Base + offset (0x0070)

Panel active horizontal scanning start point and end point

| Bit   | Attr | <b>Reset Value</b> | Description                                                      |
|-------|------|--------------------|------------------------------------------------------------------|
| 31:28 | RO   | 0x0                | reserved                                                         |
| 27:16 | RW   | 10x00a             | dsp_hact_st Panel display scanning horizontal active start point |
| 15:12 | RO   | 0x0                | reserved                                                         |

| Bit  | Attr | <b>Reset Value</b> | Description                                        |  |  |
|------|------|--------------------|----------------------------------------------------|--|--|
| 11:0 | RW   | (W 10)x14a - 1     | dsp_hact_end                                       |  |  |
| 11.0 |      |                    | Panel display scanning horizontal active end point |  |  |

### VOP\_DSP\_VTOTAL\_VS\_END

Address: Operational Base + offset (0x0074)

Panel scanning vertical height and vsync pulse end point

| Bit   | Attr  | <b>Reset Value</b> | Description                              |  |  |  |
|-------|-------|--------------------|------------------------------------------|--|--|--|
| 31:28 | RO    | 0x0                | reserved                                 |  |  |  |
| 27:16 | DW    | 0x0fa              | dsp_vtotal                               |  |  |  |
| 27.16 | IK VV | UXUIA              | Panel display scanning vertical period.  |  |  |  |
| 15:12 | RO    | 0x0                | reserved                                 |  |  |  |
| 11.0  | RW    | 0x00a              | dsp_vs_end                               |  |  |  |
| 11:0  | KVV   | uxuua              | Panel display scanning vsync pulse width |  |  |  |

## VOP\_DSP\_VACT\_ST\_END

Address: Operational Base + offset (0x0078)

Panel active vertical scanning start point and end point

| Bit   | Attr | <b>Reset Value</b> | Description                                                    |  |  |
|-------|------|--------------------|----------------------------------------------------------------|--|--|
| 31:28 | RO   | 0x0                | reserved                                                       |  |  |
| 27:16 | RW   | 10x00a             | dsp_vact_st Panel display scanning vertical active start point |  |  |
| 15:12 | RO   | 0x0                | reserved                                                       |  |  |
| 11:0  | RW   | (()x()ta           | dsp_vact_end Panel display scanning vertical active end point  |  |  |

## VOP\_DSP\_VS\_ST\_END\_F1

Address: Operational Base + offset (0x007c)

Vertical scanning start point and vsync pulse end point of even filed in interlace mode

| Bit   | Attr | <b>Reset Value</b>                                                                                       | Description                                                                                          |
|-------|------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 31:28 | RO   | 0x0                                                                                                      | reserved                                                                                             |
| 27:16 | RW   | 0×000                                                                                                    | dsp_vs_st_f1 Panel display scanning vertical vsync start point of 2nd field (interlace display mode) |
| 15:12 | RO   | 0x0 reserved                                                                                             |                                                                                                      |
| 11:0  | RW   | dsp_vs_end_f1 0x000 Panel display scanning vertical vsync end point of 2nd field(interlace display mode) |                                                                                                      |

## VOP\_DSP\_VACT\_ST\_END\_F1

Address: Operational Base + offset (0x0080)

Vertical scanning active start point and end point of even filed in interlace mode

| Vertic | vertical scalling active start point and end point of even filed in interface mode |                    |             |  |  |
|--------|------------------------------------------------------------------------------------|--------------------|-------------|--|--|
| Bit    | Attr                                                                               | <b>Reset Value</b> | Description |  |  |
| 31:28  | RO                                                                                 | 0x0                | reserved    |  |  |

| Bit             | Attr | Reset Value                                                       | Description                                                   |  |  |
|-----------------|------|-------------------------------------------------------------------|---------------------------------------------------------------|--|--|
|                 |      |                                                                   | dsp_vact_st_f1                                                |  |  |
| 27:16           | RW   | W 0x000 Panel display scanning vertical active start point of 2nd |                                                               |  |  |
|                 |      |                                                                   | (interlace display mode)                                      |  |  |
| 15:12           | RO   | 0x0                                                               | reserved                                                      |  |  |
| dsp_vact_end_f1 |      | dsp_vact_end_f1                                                   |                                                               |  |  |
| 11:0            | RW   | 0x000                                                             | Panel display scanning vertical active end point of 2nd field |  |  |
|                 |      |                                                                   | (interlace display mode)                                      |  |  |

## VOP\_GATHER\_TRANSFER

Address: Operational Base + offset (0x0084)

Gather transfer ctrol signal

| Bit   | Attr | Reset Value                                                                                       | Description                                                                                       |  |  |  |
|-------|------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|
| 31:16 | RO   | 0x0                                                                                               | reserved                                                                                          |  |  |  |
| 15:12 | RW   | 0x8                                                                                               | win1_axi_gather_num                                                                               |  |  |  |
| 11    | RO   | 0x0                                                                                               | reserved                                                                                          |  |  |  |
| 10:8  | RW   | 0x2                                                                                               | win0_cbr_axi_gather_num                                                                           |  |  |  |
| 7:4   | RW   | 0x2                                                                                               | win0_yrgb_axi_gather_num                                                                          |  |  |  |
| 3     | RO   | 0x0                                                                                               | reserved                                                                                          |  |  |  |
| 2     | RW   | 0×0                                                                                               | win1_axi_gather_en win1 dma channel AXI read transfer gather 1'b0: disable 1'b1: enable           |  |  |  |
| 1     | RW   | win0_cbr_axi_gather_en win0 cb/cr dma channel AXI read transfer gather 1'b0: disable 1'b1: enable |                                                                                                   |  |  |  |
| 0     | RW   | 0x0                                                                                               | win0_yrgb_axi_gather_en win0 yrgb dma channel AXI read transfer gather 1'b0: disable 1'b1: enable |  |  |  |

# VOP\_REG\_CFG\_DONE

Address: Operational Base + offset (0x0090)

Register config done flag

|      |    | Reset Value | Description                                                                                                                                                                                              |
|------|----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | RO | 0x0         | reserved                                                                                                                                                                                                 |
|      |    |             | reg_load_en vop register config done flag In the first setting of the register, the new value was saved into the                                                                                         |
| 0    | WO | 0×0         | mirror register. When all the register config finish, writing this register to enable the copyright of the mirror register to real register. Then register would be updated at the start of every frame. |

## **VOP\_VERSION**

Address: Operational Base + offset (0x0094)

version for vop

| Bit   | Attr | Reset Value | Description                             |  |  |
|-------|------|-------------|-----------------------------------------|--|--|
|       |      |             | major                                   |  |  |
| 31:24 | RO   | 0x00        | IP major vertion                        |  |  |
|       |      |             | used for IP structure                   |  |  |
|       |      |             | minor                                   |  |  |
| 23:16 | RO   | 0x00        | minor vertion                           |  |  |
|       |      |             | big feature change under same structure |  |  |
|       |      |             | svnbuild                                |  |  |
| 15:0  | RO   | 0x0000      | svn number                              |  |  |
|       |      |             | rtl current svn number                  |  |  |

## VOP\_WIN1\_YRGB\_MST0

Address: Operational Base + offset (0x00a0)

Win1 YRGB memory start address

| Bit  | Attr | <b>Reset Value</b> | Description                                                     |  |  |
|------|------|--------------------|-----------------------------------------------------------------|--|--|
| 31:0 | RW   | 10×00000000        | win0_yrgb0_mst<br>win0 YRGB frame buffer memory start address 0 |  |  |

## VOP\_RESERVED\_0XA4

Address: Operational Base + offset (0x00a4)

Win1 Cbr memory start address

| Bit  | Attr | <b>Reset Value</b> |          | Description |
|------|------|--------------------|----------|-------------|
| 31:0 | RO   | 0x0                | reserved |             |

## VOP\_RESERVED\_0XA8

Address: Operational Base + offset (0x00a8)

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

## VOP\_RESERVED\_OXAC

Address: Operational Base + offset (0x00ac)

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

## VOP\_RESERVED\_0XB0

Address: Operational Base + offset (0x00b0)

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

## VOP\_WIN1\_ACT\_INFO

Address: Operational Base + offset (0x00b4)

Win1 active window width/height

| Bit   | Attr | <b>Reset Value</b> | Description                                |
|-------|------|--------------------|--------------------------------------------|
| 31:29 | RO   | 0x0                | reserved                                   |
|       |      |                    | win1_act_height                            |
| 28:16 | RW   | 0x00ef             | Win1 active(original) window height        |
|       |      |                    | win_act_height = (win1 vertical size -1)   |
| 15:13 | RO   | 0x0                | reserved                                   |
|       |      |                    | win1_act_width                             |
| 12:0  | RW   | 0x013f             | Win1 active(original) window width         |
|       |      |                    | win_act_width = (win1 horizontial size -1) |

### VOP\_WIN1\_DSP\_INFO

Address: Operational Base + offset (0x00b8)

Win1 display width/height on panel

| Bit   | Attr | <b>Reset Value</b> | Description                                                                          |  |  |
|-------|------|--------------------|--------------------------------------------------------------------------------------|--|--|
| 31:27 | RO   | 0x0                | reserved                                                                             |  |  |
| 26:16 | RW   | 0x0ef              | dsp_win1_height Win1 display window height win1_dsp_height = (win1 vertical size -1) |  |  |
| 15:11 | RO   | 0x0                | reserved                                                                             |  |  |
| 10:0  | RW   | 0x13f              | dsp_win1_width Win1 display window width win1_dsp_width = (win1 horizontial size -1) |  |  |

### VOP\_WIN1\_DSP\_ST

Address: Operational Base + offset (0x00bc)

Win1 display start point on panel

| Bit   | Attr | Reset Value | Description                                                       |
|-------|------|-------------|-------------------------------------------------------------------|
| 31:28 | RO   | 0x0         | reserved                                                          |
| 27:16 | RW   | ()x()()a    | dsp_win1_yst Win1 vertical start point(y) of the Panel scanning   |
| 15:12 | RO   | 0x0         | reserved                                                          |
| 11:0  | RW   | 0x00a       | dsp_win1_xst Win1 horizontal start point(x) of the Panel scanning |

## VOP\_WIN1\_SCL\_FACTOR\_YRGB

Address: Operational Base + offset (0x00c0)

Win1 YRGB scaling factor

| Bit   | Attr | <b>Reset Value</b> | Description                                            |
|-------|------|--------------------|--------------------------------------------------------|
|       |      | 0x1000             | win1_vs_factor_yrgb                                    |
| 21.16 | DW   |                    | Win1 YRGB vertical scaling factor:                     |
| 31:16 | KVV  |                    | factor=((LCDC_WIN1_ACT_INFO[31:16])/(LCDC_WIN1_DSP_INF |
|       |      |                    | 0[31:16] ))*2^12                                       |

| Bit   | Attr | <b>Reset Value</b> | Description                                            |
|-------|------|--------------------|--------------------------------------------------------|
|       | RW   | 0x1000             | win1_vs_factor_yrgb                                    |
| 21.16 |      |                    | Win1 YRGB vertical scaling factor:                     |
| 31.10 |      |                    | factor=((LCDC_WIN1_ACT_INFO[31:16])/(LCDC_WIN1_DSP_INF |
|       |      |                    | 0[31:16] ))*2^12                                       |
|       | RW   | W 0×1000           | win1_hs_factor_yrgb                                    |
| 15.0  |      |                    | Win1 YRGB horizontal scaling factor:                   |
| 15:0  |      |                    | factor=((LCDC_WIN1_ACT_INFO[15:0])/(LCDC_WIN1_DSP_INFO |
|       |      |                    | [15:0] ))*2^12                                         |

## VOP\_RESERVED\_0XC4

Address: Operational Base + offset (0x00c4)

Win1 CBR scaling factor

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

## VOP\_WIN1\_SCL\_OFFSET

Address: Operational Base + offset (0x00c8)

Win1 scaling start point offset

| Bit   | Attr | <b>Reset Value</b> | Description                             |
|-------|------|--------------------|-----------------------------------------|
| 31:24 | RO   | 0x0                | reserved                                |
|       |      |                    | win1_vs_offset_yrgb                     |
| 23:16 | RW   | 0x00               | Y Vertical scaling start point offset   |
|       |      |                    | $(0x00\sim0xff)/0x100 = 0\sim0.99$      |
| 15:8  | RO   | 0x0                | reserved                                |
|       |      |                    | win1_hs_offset_yrgb                     |
| 7:0   | RW   | 0x00               | Y Horizontal scaling start point offset |
|       |      |                    | $(0x00\sim0xff)/0x100 = 0\sim0.99$      |

## VOP\_BCSH\_CTRL

Address: Operational Base + offset (0x00d0)

Brightness/Contrast enhancement/Saturation/Hue contrl

| Bit  | Attr | <b>Reset Value</b> | Description                                                                           |
|------|------|--------------------|---------------------------------------------------------------------------------------|
| 31:6 | RO   | 0x0                | reserved                                                                              |
| 5:4  | RW   | 0x0                | bcsh_csc_mode Color space conversion: 2'b00: mpeg 2'b01: jpeg 2'b10: hd 2'b11: Bypass |
| 3:2  | RW   | 0×0                | video_mode 2'b00 : black 2'b01 : blue 2'b10 : color bar 2'b11 : normal video          |
| 1    | RO   | 0x0                | reserved                                                                              |

| Bit  | Attr | Reset Value | Description             |
|------|------|-------------|-------------------------|
| 31:6 | RO   | 0x0         | reserved                |
|      |      |             | bcsh_csc_mode           |
|      |      |             | Color space conversion: |
| 5:4  | RW   | 0x0         | 2'b00: mpeg             |
| 3.4  | KVV  | UXU         | 2'b01: jpeg             |
|      |      |             | 2'b10: hd               |
|      |      |             | 2'b11: Bypass           |
|      |      |             | video_mode              |
|      |      |             | 2'b00 : black           |
| 3:2  | RW   | 0x0         | 2'b01 : blue            |
|      |      |             | 2'b10 : color bar       |
|      |      |             | 2'b11 : normal video    |
| 1    | RO   | 0x0         | reserved                |
|      |      |             | bcsh_en                 |
| 0    | RW   | 0x0         | 1'b0 : bcsh bypass      |
|      |      |             | 1'b1 : bcsh enable      |

## VOP\_BCSH\_COL\_BAR

Address: Operational Base + offset (0x00d4)

Colorbar YUV value

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:24 | RO   | 0x0                | reserved    |
| 23:16 | RW   | 0x00               | color_bar_v |
| 15:8  | RW   | 0x00               | color_bar_u |
| 7:0   | RW   | 0x00               | color_bar_y |

## VOP\_BCSH\_BCS

Address: Operational Base + offset (0x00d8) Brightness/Contrast enhancement/Saturation

| Bit   | Attr | <b>Reset Value</b> | Description                            |
|-------|------|--------------------|----------------------------------------|
| 31:25 | RO   | 0x0                | reserved                               |
| 24:16 | DW   | 0×000              | sat_con                                |
| 24.10 | KVV  |                    | Saturation*Contrast*256: 0,1.992*1.992 |
| 15:8  | RW   | 0x00               | contrast                               |
| 15:6  |      |                    | Contrast*256: 0,1.992                  |
| 7:6   | RO   | 0x0                | reserved                               |
| 5:0   | RW   | 000                | brightness                             |
| 5:0   |      | 0x00               | Brightness: -128,127                   |

## VOP\_BCSH\_H

Address: Operational Base + offset (0x00dc)

Hue

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:16 | RO   | 0x0                | reserved    |

| 15:8 | RW   | 10x00    | cos_hue       |
|------|------|----------|---------------|
| 15.0 | IXVV |          | cos hue value |
| 7:0  | RW   | .W 10x00 | sin_hue       |
| 7:0  |      |          | sin hue value |

## VOP\_TV\_CTRL

Address: Operational Base + offset (0x0200)

tv mode control register

| Bit   |      | Reset Value | Description                                      |
|-------|------|-------------|--------------------------------------------------|
| 31:25 | RO   | 0x0         | reserved                                         |
|       |      |             | cvbs_mode                                        |
| 24    | RW   | 0x0         | 1'b0: Encoding is NTSC                           |
|       |      |             | 1'b1: Encoding is PAL                            |
| 23:20 | RO   | 0x0         | reserved                                         |
|       |      |             | clk_upstream_en                                  |
|       |      |             | 2'b00: Reserved                                  |
| 19:18 | RW   | 0x0         | 2'b01: Upstream enable is 1 * pix_clk (HDTV)     |
|       |      |             | 2'b10: Upstream enable is 1/2* pix_clk (SDTV)    |
|       |      |             | 2'b11: Reserved                                  |
|       |      |             | timing_en                                        |
|       |      |             | 2'b00: Reserved                                  |
| 17:16 | RW   | 0x0         | 2'b01: Timing enable is 1 * pix_clk (HDTV)       |
|       |      |             | 2'b10: Timing enable is 1 * pix_clk (SDTV)       |
|       |      |             | 2'b11: Reserved                                  |
| 15:11 | RO   | 0x0         | reserved                                         |
|       |      |             | filter_gain                                      |
|       |      |             | 2'b00: Luma Filter gain is 1.0 (default value)   |
| 10:9  | RW   | 0x0         | 2'b01: Luma Filter gain is 0.5                   |
|       |      |             | 2'b10: Luma Filter gain is 2.0                   |
|       |      |             | 2'b11: Reserved                                  |
|       |      |             | filter_upsample                                  |
| 8     | RW   | 0x0         | 1'b0: Luma Filter output is sampled at 13.5 MHz  |
|       | D.O. |             | 1'b1: Luma Filter output is up-sampled to 27 MHz |
| 7:3   | RO   | 0x0         | reserved                                         |
|       |      |             | csc_path_sel                                     |
| 2.4   | DV   | 00          | 2'b00: RGB input to RGB+YUV444 output            |
| 2:1   | RW   | 0x0         | 2'b01: YUV422 input to YUV444 output             |
|       |      |             | 2'b10: Reserved                                  |
| 0     | DO   | 0.40        | 2'b11: Bypass (YUV444 input to YUV444 output)    |
| 0     | RO   | 0x0         | reserved                                         |

## VOP\_TV\_SYNC\_TIMING

Address: Operational Base + offset (0x0204)

sync timing ctrl register

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:24 | RO   | 0x0                | reserved    |

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                  |
|-------|------|--------------------|----------------------------------------------------------------------------------------------|
| 23:16 | RW   | 0x00               | $h_fp$ Delay to the end of colour burst from H Sync Start , num of 27Mhz clk cycle           |
| 15:8  | RW   | 0x00               | h_bp<br>Delay to the start of the colour burst from H Sync Start , num of<br>27Mhz clk cycle |
| 7:0   | RW   | 0×00               | h_pw<br>Width of horizontal sync from H Sync Start , num of 27Mhz clk cycle                  |

## VOP\_TV\_ACT\_TIMING

Address: Operational Base + offset (0x0208)

act timing ctrl register

| Bit   | Attr | Reset Value | Description                                                                                                                                                    |
|-------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30 | RO   | 0x0         | reserved                                                                                                                                                       |
| 29:28 | RW   | 0x0         | tv_syncs 4'b0000: Sync generator is stopped 4'b0001: 525/60 interlaced 4'b0010: 625/50 interlaced other: reserved                                              |
| 27:16 | RW   | 0×000       | h_act_end Delay to the end of active video from H Sync Start , num of 27Mhz clk cycle                                                                          |
| 15:13 | RO   | 0x0         | reserved                                                                                                                                                       |
| 12    | RW   | 0x0         | sc_rst_en Subcarrier reset enable 1'b0: Subcarrier phase is not reset regularly 1'b1: Subcarrier phase is reset every four fields (NTSC) or eight fields (PAL) |
| 11:0  | RW   | 0×000       | h_act_st Delay to the start of the active video from H Sync Start , num of 27Mhz clk cycle                                                                     |

**VOP\_TV\_ADJ\_TIMING**Address: Operational Base + offset (0x020c)

adjust timing register

| Bit   | Attr | <b>Reset Value</b> | Description                                                     |
|-------|------|--------------------|-----------------------------------------------------------------|
| 31:28 | DW   | $I() \times ()$    | luma_delay_1                                                    |
| 31:28 | KVV  |                    | Programmable delay for Luma relative to Chroma                  |
|       |      |                    | h_total                                                         |
| 27.16 | RW   |                    | Total number of output pixels per line.                         |
| 27.10 |      |                    | 525/60 = 1716                                                   |
|       |      |                    | 625/50 = 1728                                                   |
| 15:8  | RO   | 0x0                | reserved                                                        |
| 7.0   | DW   | 0x00               | sc_phase Phase offset applied if subcarrier phase is reset (1.4 |
| 7:0   | RW   |                    | degrees per lsb)                                                |

## VOP\_TV\_FRQ\_SC

Address: Operational Base + offset (0x0210)

Sub-carrier Frequency

| Bit  | Attr | <b>Reset Value</b> | Description                               |  |
|------|------|--------------------|-------------------------------------------|--|
|      |      |                    | dds_incr                                  |  |
|      |      |                    | colour subcarrier counter .               |  |
| 31:0 | RW   | 0x00000000         | Recommended settings (for 27.00 MHz) are: |  |
|      |      |                    | NTSC: 0x21F07BD7                          |  |
|      |      |                    | PAL : 0x2A098ACB                          |  |

## VOP\_TV\_FILTER0

Address: Operational Base + offset (0x0214)

Filter 0

| Bit   | Attr  | <b>Reset Value</b> | Description           |
|-------|-------|--------------------|-----------------------|
| 31:24 | DW    | 0x00               | coeff3                |
| 31.24 | FC VV | UXUU               | filter coefficients 3 |
| 23:16 | DW    | 0,400              | coeff2                |
| 23:16 | KVV   | 0x00               | filter coefficients 2 |
| 15.0  | DW    | 0.400              | coeff1                |
| 15:8  | RW    | 0x00               | filter coefficients 1 |
| 7.0   | DW/   | 0×00               | coeff0                |
| 7:0   | RW    | 0x00               | filter coefficients 0 |

## VOP\_TV\_FILTER1

Address: Operational Base + offset (0x0218)

Filter 1

| Bit   | Attr | <b>Reset Value</b> | Description                     |
|-------|------|--------------------|---------------------------------|
| 31:24 | RW   | 10x00              | coeff7<br>filter coefficients 7 |
| 23:16 | RW   | 0x00               | coeff6<br>filter coefficients 6 |
| 15:8  | RW   | 0x00               | coeff5<br>filter coefficients 5 |
| 7:0   | RW   | 0×00               | coeff4<br>filter coefficients 4 |

## VOP\_TV\_FILTER2

Address: Operational Base + offset (0x021c)

Filter 2

| Bit   | Attr | <b>Reset Value</b> | Description            |
|-------|------|--------------------|------------------------|
| 31:24 | RW   | 10x00              | coeff11                |
|       |      |                    | filter coefficients 11 |
| 22.16 | RW   | ′ 10×00            | coeff10                |
| 23:16 |      |                    | filter coefficients 10 |

| Bit  | Attr | <b>Reset Value</b> | Description           |
|------|------|--------------------|-----------------------|
| 15.0 | DW   | 10×00              | coeff9                |
| 15:8 | RW   |                    | filter coefficients 9 |
| 7.0  | RW   | W 10x00            | coeff8                |
| 7:0  |      |                    | filter coefficients 8 |

## VOP\_TV\_ACT\_ST

Address: Operational Base + offset (0x0234)

| Bit   | Attr | <b>Reset Value</b> | Description                                                                   |
|-------|------|--------------------|-------------------------------------------------------------------------------|
| 31:27 | RO   | 0x0                | reserved                                                                      |
| 26:16 | RW   | 0x000              | v_offset Vertical picture start offset (independent of picture blanking)      |
| 15:12 | RO   | 0x0                | reserved                                                                      |
| 11:0  | RW   | 102000             | h_offset<br>Horizontal picture start offset (independent of picture blanking) |

# VOP\_TV\_ROUTING

Address: Operational Base + offset (0x0238)

Routing

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                                                                                                          |
|-------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RW   | 0×0                | RB_swap<br>1'b0: No swap<br>1'b1: Swap Blue/Pb and Red/Pr channels on DACs, relative to the<br>routing shown in 30:28                                                                |
| 30:28 | RW   | 0x0                | dac_fmt                                                                                                                                                                              |
| 27:24 | RW   | 0×0                | sense_on When ON, outputs a steady mid level on the selected DAC(s) to allow load sensing via DAC or external comparators (application dependent). May be applied singly or together |
| 23:20 | RO   | 0x0                | reserved                                                                                                                                                                             |

| Bit   | Attr     | Reset Value | Description                                                       |
|-------|----------|-------------|-------------------------------------------------------------------|
|       |          |             | setup_on                                                          |
|       |          |             | When ON, adds 7.5IRE setup to the specified channel               |
|       |          |             | Luma Red/Pr Green Blue/Pb                                         |
| 19:16 | D\M      | 0×0         | 4'b0000: OFF OFF OFF                                              |
| 19.10 | IVV      | 0.00        | 4'bXXX1: ON                                                       |
|       |          |             | 4'bXX1X: ON                                                       |
|       |          |             | 4'bX1XX: ON                                                       |
|       |          |             | 4'b1XXX: ON                                                       |
|       |          |             | AGC_pluse_on                                                      |
|       |          |             | When ON, adds AGC and EOF pulses to the specified channel.        |
|       |          |             | N.B. This field should not be used for disabling macrovision      |
|       |          |             | functionality.                                                    |
| 15:12 | ВW       | 0×0         | Y/C Red/Pr Green Blue/Pb                                          |
| 13.12 | 1244     | OXO         | 4'b0000: OFF OFF OFF                                              |
|       |          |             | 4'bXXX1: ON                                                       |
|       |          |             | 4'bXX1X: ON                                                       |
|       |          |             | 4'bX1XX: ON                                                       |
|       |          |             | 4'b1XXX: ON                                                       |
|       |          |             | video_on                                                          |
|       |          | 0×0         | When ON, adds appropriate video format to the specified channel   |
|       | RW       |             | Y/C Red/Pr Green Blue/Pb                                          |
| 11:8  |          |             | 4'b0000 : OFF OFF OFF                                             |
| 11.0  |          |             | 4'bXXX1: ON                                                       |
|       |          |             | 4'bXX1X: ON                                                       |
|       |          |             | 4'bX1XX: ON                                                       |
|       |          |             | 4'b1XXX: ON                                                       |
|       |          |             | sync_on                                                           |
|       |          |             | When ON, adds composite sync to the specified channel             |
|       |          |             | N.B. Macrovision pseudo-sync pulses (if enabled) will be added to |
|       |          |             | each                                                              |
|       |          |             | channel that has sync enabled.                                    |
| 7:4   | RW       | RW 0x0      | Luma Red/Pr Green Blue/Pb                                         |
|       |          |             | 4'b0000: OFF OFF OFF                                              |
|       |          |             | 4'bXXX1: ON                                                       |
|       |          |             | 4'bXX1X: ON                                                       |
|       |          |             | 4'bX1XX: ON                                                       |
| X     |          |             | 4'b1XXX: ON                                                       |
|       | <b>D</b> |             | YPP                                                               |
| 3     | RW       | W 0x0       | 1'b0: Component output is RGB                                     |
|       |          |             | 1'b1: Component output is YPbPr                                   |
|       | D.4.     |             | chroma_off                                                        |
| 2     | RW       | 0×0         | 1'b0: Chroma is switched ON (normal colour display)               |
|       |          |             | 1'b1: Chroma is switched OFF (monochrome display)                 |

| Bit | Attr | <b>Reset Value</b> | Description                                               |
|-----|------|--------------------|-----------------------------------------------------------|
|     |      |                    | Picture_Sync_amplitudes1                                  |
| 1   | RW   | 0x0                | 1'b0 : Composite has picture/sync ratio of 714/286 (NTSC) |
|     |      |                    | 1'b1 : Composite has picture/sync ratio of 700/300 (PAL)  |
| 0   | RO   | 0x0                | reserved                                                  |

## VOP\_TV\_SYNC\_ADJUST

Address: Operational Base + offset (0x0250)

Sync Adjust

| Bit   | Attr | Reset Value | Description                                                                                                                 |
|-------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------|
| 31:12 | RO   | 0x0         | reserved                                                                                                                    |
| 11:8  | RW   | 0x0         | line_adj Signed number of lines by which to change frame length. Affects every frame whilst a non-zero value.               |
| 7:0   | RW   | 0x00        | pix_adj<br>Signed number of (27MHz) pixels by which to adjust frame length.<br>Affects every frame whilst a non-zero value. |

## VOP\_TV\_STATUS

Address: Operational Base + offset (0x0254)

TV Status register

| Bit  | 1  | Reset Value | Description                               |
|------|----|-------------|-------------------------------------------|
| 31:8 | RO | 0x0         | reserved                                  |
|      |    |             | pixel_manager_vstt                        |
| 7    | RO | 0x0         | Pixel Manager Vertical Start State        |
| '    | KO | UXU         | 1'b0: Vertical Start not active           |
|      |    |             | 1'b1: Vertical Start active               |
|      |    |             | pixel_manager_sta                         |
|      |    |             | Pixel Manager Flow Controller State       |
|      |    |             | 3'b000: Idle                              |
| 6:4  | RO | 0x0         | 3'b001: Seeking                           |
| 0.4  |    |             | 3'b010: Ready                             |
|      |    |             | 3'b011: First pixel                       |
|      |    |             | 3'b100: Active                            |
|      |    |             | 3'b111: Other                             |
| 3:2  | RO | 0×0         | reserved                                  |
|      |    |             | sync_gen_VBI                              |
| 1    | RO | 0×0         | Sync Generator Vertical Blanking Interval |
| *    | KO | 0.00        | 1'b0: In VBI                              |
|      |    |             | 1'b1: Not in VBI                          |
|      |    |             | sync_gen_FID                              |
| 0    | RO | 0×0         | Sync Generator Field Identity             |
| ١    |    |             | 1'b0: First Field                         |
|      |    |             | 1'b1: Second Filed                        |

## VOP\_TV\_RST

Address: Operational Base + offset (0x0268)

tv reset Control

| Bit  | Attr | <b>Reset Value</b> | Description                                                      |
|------|------|--------------------|------------------------------------------------------------------|
| 31:2 | RO   | 0x0                | reserved                                                         |
|      |      |                    | disp_rst                                                         |
|      |      |                    | Software reset for all other TVE functions:                      |
| 1    | RW   | 0x0                | 1'b0: Normal operation.                                          |
|      |      |                    | 1'b1: Software reset (please do NOT reset the TVE every field or |
|      |      |                    | frame).                                                          |
| 0    | RO   | 0x0                | reserved                                                         |

## VOP\_TV\_SATURATION

Address: Operational Base + offset (0x0278)

Colour Burst and Saturation

| Bit   | Attr | <b>Reset Value</b> | Description                   |
|-------|------|--------------------|-------------------------------|
| 31:24 | RO   | 0x0                | reserved                      |
| 22,16 | RW   | I()X()()           | burst_size                    |
| 23.10 |      |                    | Colour burst amplitude        |
| 15:8  | DW   | 0×00               | V_weight                      |
| 15.6  | RW   | UXUU               | Conversion factor for Cr to V |
| 7:0   | RW   | ₹W 10×00           | U_weight                      |
|       |      |                    | Conversion factor for Cb to U |

## VOP\_TV\_BANDWIDTH\_CTRL

Address: Operational Base + offset (0x028c)

Chroma bandwidth

| Bit  | Attr | <b>Reset Value</b> | Description                                          |
|------|------|--------------------|------------------------------------------------------|
| 31:6 | RO   | 0x0                | reserved                                             |
|      |      |                    | chroma_bandwidth                                     |
| 5:4  | RW   | 0x0                | 2'b00: Chroma bandpass filter is bypassed            |
| 3.4  | KW   | Ox0                | 2'b01: Chroma bandpass filter is centred on 3.58 MHz |
|      |      |                    | 2'b10: Chroma bandpass filter is centred on 4.43 MHz |
|      |      | xw 0×0             | cdiff_bandwidth                                      |
|      |      |                    | 4'b0000: Colour difference filters OFF (no colour)   |
| 3:0  | RW   |                    | 4'b0001: Colour difference bandwidth is 0.6 MHz      |
|      |      |                    | 4'b0010: Colour difference bandwidth is 1.3 MHz      |
|      |      |                    | 4'b0011: Colour difference bandwidth is 2.0 MHz      |

## VOP\_TV\_BRIGHTNESS\_CONTRAST

Address: Operational Base + offset (0x0290)

Brightness and Contrast

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:16 | RO   | 0x0                | reserved    |

| Bit  | Attr | Reset Value | Description                                                      |
|------|------|-------------|------------------------------------------------------------------|
|      |      |             | Contrast                                                         |
| 15:8 | RW   |             | This value determines the gain of the luma channel. It does not  |
|      |      |             | affect the chroma gain.                                          |
|      |      | W 0×00      | Brightness                                                       |
| 7.0  | DW   |             | This value determines the black level on the luma channel during |
| 7:0  | RW   |             | active video only. The                                           |
|      |      |             | setup (if applicable) is applied in addition to this value.      |

## VOP\_MMU\_DTE\_ADDR

Address: Operational Base + offset (0x0300)

MMU current page Table address

| Bit  | Attr | <b>Reset Value</b> | Description  |
|------|------|--------------------|--------------|
| 31:0 | RW   | 0×00000000         | MMU_DTE_ADDR |

## VOP\_MMU\_STATUS

Address: Operational Base + offset (0x0304)

MMU status register

| Bit      | Attr | Reset Value | Description                                                      |
|----------|------|-------------|------------------------------------------------------------------|
| 31:11    | RO   | 0x0         | reserved                                                         |
| 10:6     | RO   | 0x00        | PAGE_FAULT_BUS_ID                                                |
| 10.0     | KO   | 0.000       | Index of master reponsible for last page fault                   |
|          |      |             | PAGE_FAULT_IS_WRITE                                              |
| 5        | RO   | 0×0         | The direction of access for last page fault:                     |
| 3        | KO   | 0.00        | 0 = Read                                                         |
|          |      |             | 1 = Write                                                        |
| 4        | RO   | 0×0         | REPLAY_BUFFER_EMPTY                                              |
| <b>-</b> | IXO  | UXU         | The MMU replay buffer is empty                                   |
|          |      |             | MMU_IDLE                                                         |
| 3        | RO   | 0x0         | The MMU is idle when accesses are being translated and there are |
|          |      |             | no unfinished translated accesses.                               |
|          |      |             | STAIL_ACTIVE                                                     |
| 2        | RO   | 0x0         | MMU stall mode currently enabled. The mode is enabled by         |
|          |      |             | command                                                          |
|          |      |             | PAGE_FAULT_ACTIVE                                                |
| 1        | RO   | 0x0         | MMU page fault mode currently enabled . The mode is enabled by   |
|          |      |             | command.                                                         |
| 0        | RO   | 0x0         | PAGING_ENABLED                                                   |
| J        | KU   | 0.00        | Paging is enabled                                                |

## VOP\_MMU\_COMMAND

Address: Operational Base + offset (0x0308)

MMU command register

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:3 | RO   | 0x0                | reserved    |

| Bit | Attr | <b>Reset Value</b> | Description                 |  |
|-----|------|--------------------|-----------------------------|--|
|     |      |                    | MMU_CMD                     |  |
|     |      |                    | MMU_CMD. This can be:       |  |
|     |      |                    | 3'b000: MMU_ENABLE_PAGING   |  |
|     |      |                    | 3'b001: MMU_DISABLE_PAGING  |  |
| 2:0 | WO   | 0x0                | 3'b010: MMU_ENABLE_STALL    |  |
|     |      |                    | 3'b011: MMU_DISABLE_STALL   |  |
|     |      |                    | 3'b100: MMU_ZAP_CACHE       |  |
|     |      |                    | 3'b101: MMU_PAGE_FAULT_DONE |  |
|     |      |                    | 3'b110: MMU_FORCE_RESET     |  |

## VOP\_MMU\_PAGE\_FAULT\_ADDR

Address: Operational Base + offset (0x030c) MMU logical address of last page fault

| Bit  | Attr | <b>Reset Value</b> |                            | Description |
|------|------|--------------------|----------------------------|-------------|
| 31:0 | RO   | 0x00000000         | PAGE_FAULT_ADDR            |             |
| 31.0 | KU   | 000000000          | address of last page fault |             |

## VOP\_MMU\_ZAP\_ONE\_LINE

Address: Operational Base + offset (0x0310)

MMU Zap cache line register

| Bit  | Attr | <b>Reset Value</b> | Description                                         |
|------|------|--------------------|-----------------------------------------------------|
| 31.0 | WO   | 0x00000000         | MMU_ZAP_ONE_LINE                                    |
| 31.0 | VVO  | 000000000          | address to be invalidated from the page table cache |

## VOP\_MMU\_INT\_RAWSTAT

Address: Operational Base + offset (0x0314)

MMU raw interrupt status register

| Bit  | Attr | Reset Value               | Description    |
|------|------|---------------------------|----------------|
| 31:2 | RO   | 0x0                       | reserved       |
| 1    | RW   | 0x0                       | READ_BUS_ERROR |
| 1    | KVV  | UXU                       | read bus error |
| 0    | RW   | 0x0 PAGE_FAULT page fault | PAGE_FAULT     |
| U    |      |                           | page fault     |

## VOP\_MMU\_INT\_CLEAR

Address: Operational Base + offset (0x0318)

MMU raw interrupt status register

| Bit  | Attr | <b>Reset Value</b> | Description    |  |
|------|------|--------------------|----------------|--|
| 31:2 | RO   | 0x0                | reserved       |  |
| 1    | WO   | )  ()x()           | READ_BUS_ERROR |  |
| 1    | WO   |                    | read bus error |  |
| 0    | WO   | 0 0 0              | PAGE_FAULT     |  |
| 0    | WO   | UXU                | page fault     |  |

## VOP\_MMU\_INT\_MASK

Address: Operational Base + offset (0x031c)

MMU raw interrupt status register

| Bit  | Attr | <b>Reset Value</b> | Description    |
|------|------|--------------------|----------------|
| 31:2 | RO   | 0x0                | reserved       |
| 1    | RW   | V 0×0              | READ_BUS_ERROR |
| T    | FCVV |                    | read bus error |
|      | RW   | 0.40               | PAGE_FAULT     |
| U    |      | 0x0                | page fault     |

## VOP\_MMU\_INT\_STATUS

Address: Operational Base + offset (0x0320)

MMU raw interrupt status register

| Bit  | Attr | <b>Reset Value</b> |                               | Description |
|------|------|--------------------|-------------------------------|-------------|
| 31:2 | RO   | 0x0                | reserved                      |             |
| 1    | RO   | (()X()             | READ_BUS_ERROR read bus error |             |
| 0    | RO   | l() <b>y</b> ()    | PAGE_FAULT<br>page fault      |             |

## VOP\_MMU\_AUTO\_GATING

Address: Operational Base + offset (0x0324)

mmu auto gating

| Bit  | Attr | Reset Value | Description                                                                       |
|------|------|-------------|-----------------------------------------------------------------------------------|
| 31:1 | RO   | 0x0         | reserved                                                                          |
| 0    | RW   | 0x1         | mmu_auto_gating mmu auto gating when it is 1'b1, the mmu will auto gating it self |

## VOP\_WIN1\_LUT\_ADDR\_RESERVED

Address: Operational Base + offset (0x0400)

Access entry for win2 LUT memory(size is word only)

| Bit   | Attr               | <b>Reset Value</b> | Description                                         |
|-------|--------------------|--------------------|-----------------------------------------------------|
| 31:25 | RO                 | 0x0                | reserved                                            |
| 24:0  | DW                 | 0×0000000          | win1_lut_addr                                       |
| 24.0  | 0 IRW 10x0000000 1 |                    | Access entry for win2 LUT memory(size is word only) |

## VOP\_HWC\_LUT\_ADDR

Address: Operational Base + offset (0x0800)

Access entry for hwc LUT memory(size is word only)

| Bit     | Attr   | Reset Value    | Description                                         |  |  |  |  |  |
|---------|--------|----------------|-----------------------------------------------------|--|--|--|--|--|
| 31:25   | RO     | 0x0            | reserved                                            |  |  |  |  |  |
| 24:0    | RW     | W 10x0000000 1 | win1_lut_addr                                       |  |  |  |  |  |
| 24.0 KW | IX V V |                | Access entry for win2 LUT memory(size is word only) |  |  |  |  |  |

## VOP\_DSP\_LUT\_ADDR

Address: Operational Base + offset (0x0c00)

Access entry for DSP LUT memory(size is word only)

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:0 | RO   | 0x0                | reserved    |

# 2.5 Timing Diagram

## 2.5.1 RGB LCD interface timing



Fig. 2-17 VOP RGB interface timing (SDR)

## 2.5.2 ITU656 interface timing



Fig. 2-18 ITU 656 timing

## 2.6 Interface Description

## 2.6.1 Display interface description

The VOP is suitable for different display mode by different usage, which is shown as follows.

Table 2-3 RGB IO

|                 | 2 5 Rdb 10                                  |                                                                                                                         |
|-----------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| RGB             | RGB                                         | RGB Parallel 16-bit                                                                                                     |
| Parallel 24-bit | Parallel 18-bit                             |                                                                                                                         |
|                 |                                             |                                                                                                                         |
| DCLK            | DCLK                                        | DCLK                                                                                                                    |
| VSYNC           | VSYNC                                       | VSYNC                                                                                                                   |
|                 |                                             |                                                                                                                         |
| HSYNC           | HSYNC                                       | HSYNC                                                                                                                   |
|                 |                                             |                                                                                                                         |
| DEN             | DEN                                         | DEN                                                                                                                     |
| DATA[23:0]      | DATA[17:0]                                  | DATA[15:0]                                                                                                              |
|                 | RGB Parallel 24-bit  DCLK VSYNC  HSYNC  DEN | RGB Parallel 24-bit  DCLK VSYNC  HSYNC  DEN  RGB Parallel 18-bit  RGB Parallel 18-bit  Parallel 18-bit  DCLK VSYNC  DEN |

Table 2-4 TV Interface IO

| Display mode | ITU656<br>Mode0 | ITU656<br>Mode1 | ITU656<br>Mode2 |
|--------------|-----------------|-----------------|-----------------|
| DCLK         | DCLK            | DCLK            | DCLK            |
| VSYNC        | -               | -               | -               |
| HSYNC        | -               |                 | 1               |
| DEN          | -               |                 | -               |
| DATA         | DATA[7:0]       | DATA[15:8]      | DATA[14:7]      |

## 2.7 Application Notes

### 2.7.1 DMA transfer mode

There are three DMA transfer modes for loading win0 or win1 frame data determined by following parameters(X=0,1,2,3):

dma burst length

winX no outstanding

winX\_gather\_en

winX\_gather\_thres

### 1. auto outstanding transfer mode(random transfer)

When winX\_no\_outstanding is 0, multi-bursts transfer command could be sent out to AXI master interface continuously if the internal memory has enough space to store new data. The continuous random burst number is in the range of 1 to 4, mainly depending on the empty level of internal memory, dma\_burst\_length, data format and active image width.

#### 2. configured outstanding transfer mode(fixed transfer)

When winX\_gather\_en is 1, fixed-number of bursts transfer command should be sent out to AXI master interface continuously if the internal memory has enough space to store new data. The fixed-number is determined by winX\_gather\_thres. Since the internal memory size is limited, there is some restriction for the winX\_gather\_thres as follows.

| Table 2-5 | Gather | configuration | for all | format |
|-----------|--------|---------------|---------|--------|
|           |        |               |         |        |

| Gather    | dma_burst_length | dma_burst_length | dma_burst_length |
|-----------|------------------|------------------|------------------|
| Threshold | =2'b00(burst16)  | =2'b01(burst8)   | =2'b10(burst4)   |
| YUV420    |                  |                  |                  |
| YUV422    | 0                | 0,1,2            | 0,1,2,3          |
| YUV444    |                  |                  |                  |
| ARGB888   |                  |                  |                  |
| RGB888    | 0,1,2,3          | 0,1,2,3          | 0,1,2,3          |
| RGB565    |                  |                  |                  |
| 8BPP      | 0,1,2,3          | 0,1,2,3          | 0,1,2,3          |

### 2.7.2 HWC dma load mode

Hardware cursor data is refreshed when hwc\_load\_en is high, but not needed for every frame. And hwc\_load\_en will be high until hwc loading finished.

The HWC data size is 32x32 or 64x64, determined by hwc\_size. The data in external memory should be 32-bit aligned or 64-bit aligned, and stored in VOP internal memory in 64-bit aligned as follows.



Fig. 2-19 hwc data format

## **2.7.3 QOS/HURRY**

If you want to get higher priority for VOP to access external memory when the frame data is urgent, a QoS and hurry request can be generated and sent out basing on the configured values:

sw\_noc\_qos\_en: AXI\_BUS\_CTRL[0] sw\_noc\_qos\_value: AXI\_BUS\_CTRL[2:1] sw\_noc\_hurry\_en: AXI\_BUS\_CTRL[3] sw\_noc\_hurry\_value: AXI\_BUS\_CTRL[5:4] sw\_noc\_hurry\_threshold: AXI\_BUS\_CTRL[9:6] sw\_axi\_max\_outstand\_en: AXI\_BUS\_CTRL[11] sw\_axi\_max\_outstand\_num: AXI\_BUS\_CTRL[16:12]

QoS request for higher bus priority for hwc NOC hurry for higher bus priority for win0/win1

## 2.7.4 Interrupt

Every interrupt has independent interrupt enable (VOP\_INT\_EN,with bit write mask), interrupt clear (VOP\_INT\_CLR,with bit write mask), interrupt status (VOP\_INT\_STATUS). VOP interrupt is comprised of 8 interrupt sources:

frame start interrupt line flag interrupt bus error interrupt win0 empty interrupt win1 empty interrupt irq\_mmu irq\_tve dsp hold intrrupt

Every interrupt has independent interrupt enable signal(VOP\_INT\_EN), interrupt clear signal(VOP\_INT\_CLR), interrupt status signal (VOP\_INT\_STATUS).

MMU's and TVE's interrupt enable and clear signal are set in their own group, and are combined with others in top module. The last interrupt to outside is just a combination signal and high active.

There also has 2 raw interruption for debug:

Line flag raw Interrupt status (INT\_STATUS[31])

Frame start raw interrupt status(INT\_STATUS[30])

## 2.7.5 RGB display mode

RGB display mode is used for RGB panel display and CCIR656 output. It is a continuous frames display mode.



Fig. 2-20 VOP RGB mode Programming flow

#### 1. VOP initialization

VOP initialization should be done before turning display on.

First, AXI bus parameter (VOP\_SYS\_CTRL) should be set for DMA transfer.

Second, display panel/interface timing should be set for display output. The registers are: VOP\_DSP\_HTOTAL\_HS\_END/ VOP\_DSP\_HACT\_ST\_END/ VOP\_DSP\_VTOTAL\_HS\_END/ VOP\_DSP\_VACT\_ST\_END\_F1/ VOP\_DSP\_VACT\_ST\_END\_F1

#### 2. Background display

Before normal display, the background display could be turn on.

First, set display output mode according to display device.

Second, disable dsp\_blank mode, which would not be enable until frame synchronization. Finally, writing `1' to "VOP\_REG\_CFG\_DONE" register then all the frame-sync registers will be enable at the beginning of next frame.

#### 3. Normal display

In normal display, all the display layers' attribute could be different according display scenario. So there is a programming loop in this mode.

First, configure all the display layers' attribute registers for the change of image format, location, size, scaling factor, alpha and overlay and so on. Those register would not be enable until frame synchronization.

Finally, write '1' to "VOP\_REG\_CFG\_DONE" register then all the frame-sync registers will be enable at the beginning of next frame.

Immediately control register

There are two type register in VOP , one type is effective immediately, the other is effective by frame sync.

Effective immediately registers list as follows, other registers are all effective by frame sync.

Table 2-6 ffective immediately register table

| register address           | description                |
|----------------------------|----------------------------|
| 0x000                      | some ctrl function bit     |
| 0x004[31:28] [24:12] [9:0] | some dsp ctrl function bit |
| 0x008                      | background color register  |
|                            | dsp control function bits  |
| 0x014                      | Alpha control register     |
| 0x018                      | win0 color key register    |
| 0x01c                      | win1 color key register    |
| 0x06c~0x080                | dsp_timing register        |

## **Chapter 3 VPU\_Combo**

### 3.1 Overview

VPU\_Combo is composed by the H.265 (HEVC) decoder and the H.264 decoder to realize the high quality video decoding. VPU\_Combo is connected to the AHB bus through an AHB slave and the AXI bus through an AXI master. The register configuration is fed into the VPU\_Combo through the AHB slave interface while the stream data is transacted between DDR and VPU\_Combo through the AXI master interface.

To reduce the area, H.265 decoder and H.264 decoder not only share several pieces of the internal memories, but also share the bus master and slave interfaces. Therefore VPU\_Combo has no any possibility to have the H.265 video decoding and H.264 video decoding to work simultaneously

In order to improve large data transaction performance, VPU embeds MMU (memory management unit) and supports the cacheable bus operation.

VPU\_Combo supports the next-generation video coding standard HEVC (High Efficiency Video Coding, aka H.265) full-HD decoding up to 60fps. With HEVC standard, the data compression ratio can be doubled compared to H.264/MEPG-4 at the same video quality or alternatively to provide substantially improved video at the same bit rate.Nand Flash Controller (NandC) is used to control data transmission from host to flash device or from flash device to host. NandC is connected to AHB BUS through an AHB Master and an AHB Slave. The data transmission between host and external memory can be done through AHB Master interface or AHB Slave interface.

VPU\_Combo supports the following features:

- 1. Supports HEVC Main Profile up to Level 4.1: 1920x1080@60 fps
  - MMU embedded
  - Supports frame timeout interrupt , frame finish interrupt and bitstream error interrupt
  - Supports RLC write mode, RLC mode and Normal Mode
- 2. Supports decoding of the following standards
  - Output data structure after decoder is YCbCr 4:2:0 semi-planar to have more efficient bus usage, and YCbCr 4:0:0 is also supported for H.264
  - H.264 up to HP level 4.2 including Baseline Profile, Main Profile: 1920x1088@60fps
  - MPEG-4: Simple Profile up to Level 6; Advanced Profile up to Level 5 (1920x1088@60fps)
  - MPEG-2: Main Profile up to High Level (1920x1088 @60fps)
  - JPEG: Baseline interleaved, and supports ROI (region of image) decode
  - For H.264, Image cropping not supported
  - For H.264, image cropping not supported
  - For MPEG-4, GMC(global motion compensation) not supported
  - For MPEG-4 SP, using a modified H.264 in-loop filter to implement deblocking filter in post-processor unit
- 3. Built-in post processor in H.264 decoder supports:
  - Stand-alone mode: rotation, RGB conversion, scaling, dithering
  - Pipe-ling mode:, RGB conversion, scaling, dithering and alpha blending

# 3.2 Block Diagram

As shown in the figures above, CPU accesses to HEVC register bank through 32-bit AHB bus. Bitstream and compressed video data are fed into HEVC core though 128-bit AXI read channel, and after several steps of decoding process, decoded pictures are transferred to designated location in the DDR through 64-bit AXI write channel.

CPU accesses to H264 encoder/decoder register bank through 32-bit AHB bus. Video data are fed into H.264 core though 64-bit AXI read channel, and after several steps of decoding process, process results are transferred to designated location in the DDR through 64-bit AXI write channel.



Fig. 3-1 VPU\_Combo Block Diagram

## 3.3 Function Description

### 3.3.1 HEVC Standard

High Efficiency Video Coding (HEVC) is a video compression standard, a successor to H.264/MPEG-4 AVC (Advanced Video Coding), that was jointly developed by the ISO/IEC Moving Picture Experts Group (MPEG) and ITU-T Video Coding Experts Group (VCEG) as ISO/IEC 23008-2 MPEG-H Part 2 and ITU-T H.265. MPEG and VCEG established a Joint Collaborative Team on Video Coding (JCT-VC) to develop the HEVC standard. HEVC was designed to substantially improve coding efficiency compared to H.264/MPEG-4 AVC HP, i.e. to reduce bitrate requirements by half with comparable image quality, at the expense of increased computational complexity. HEVC was designed with the goal of allowing video content to have a data compression ratio of up to 1000:1. Depending on the application requirements HEVC encoders can trade off computational complexity, compression rate, robustness to errors, and encoding delay time. Two of the key features where HEVC was improved compared to H.264/MPEG-4 AVC was support for higher resolution video and improved parallel processing methods.

### 3.3.2 HEVC Coding Tools

### 1. Coding tree unit

HEVC replaces macroblocks, which were used with previous standards, with Coding Tree Units (CTUs) which can use a larger block structures of up to 64x64 pixels and can better sub-partition the picture into variable sized structures. HEVC initially divides the picture into CTUs which can be 64x64, 32x32, or 16x16 with a larger pixel block size usually increasing the coding efficiency.

#### 2. Parallel processing tools

Tiles allow for the picture to be divided up into a grid of rectangular regions that can independently be decoded/encoded and the main purpose of tiles is to allow for parallel processing. Tiles can be independently decoded and can even allow for random access to specific regions of a picture in a video stream.

Wavefront parallel processing (WPP) is when a slice is divided into rows of CTUs in which the first row is decoded normally but each additional row requires that decisions be made in the previous row. WPP has the entropy encoder use information from the preceding row of CTUs and allows for a method of parallel processing that may allow for better compression than tiles.

Tiles and WPP are allowed but are optional. If tiles are present they must be at least 64 pixels

high and 256 pixels wide with a level specific limit on the number of tiles allowed.

Slices can for the most part be decoded independently from each other with the main purpose of tiles being re-synchronization in case of data loss in the video stream. Slices can be defined as self-contained in that prediction is not made across slice boundaries. When in-loop filtering is done on a picture though information across slice boundaries may be required.[1] Slices are CTUs decoded in the order of the raster scan and different coding types can be used for slices such as I types, P types, or B types.

Dependent slices can allow for data related to tiles or WPP to be accessed more quickly by the system than if the entire slice had to be decoded.[1] The main purpose of dependent slices is to allow for low delay video encoding due to its lower latency.

### 3. Entropy coding

HEVC uses a context-adaptive binary arithmetic coding (CABAC) algorithm that is fundamentally similar to CABAC in H.264/MPEG-4 AVC. CABAC is the only entropy encoder method that is allowed in HEVC while there are two entropy encoder methods allowed by H.264/MPEG-4 AVC. CABAC and the entropy coding of transform coefficients in HEVC were designed for a higher throughput than H.264/MPEG-4 AVC. For instance, the number of context coded bins have been reduced by 8x and the CABAC bypass-mode has been improved in terms of its design to increase throughput. Another improvement with HEVC is that the dependencies between the coded data has been changed to further increase throughput. Context modeling in HEVC has also been improved so that CABAC can better select a context that increases efficiency when compared to H.264/MPEG-4 AVC.

#### 4. Intra prediction

HEVC specifies 33 directional modes for intra prediction compared to the 8 directional modes for intra prediction specified by H.264/MPEG-4 AVC. HEVC also specifies planar and DC intra prediction modes.[1] The intra prediction modes use data from neighboring prediction blocks that have been previously decoded.

#### 5. Motion compensation

For the interpolation of fractional luma sample positions HEVC uses separable application of one-dimensional half-sample interpolation with an 8-tap filter or quarter-sample interpolation with a 7-tap filter while, in comparison, H.264/MPEG-4 AVC uses a two-stage process that first derives values at half-sample positions using separable one-dimensional 6-tap interpolation followed by integer rounding and then applies linear interpolation between values at nearby half-sample positions to generate values at quarter-sample positions.[1] HEVC has improved precision due to the longer interpolation filter and the elimination of the intermediate rounding error. For 4:2:0 video, the chroma samples are interpolated with separable one-dimensional 4-tap filtering to generate eighth-sample precision, while in comparison H.264/MPEG-4 AVC uses only a 2-tap bilinear filter (also with eighth-sample precision). As in H.264/MPEG-4 AVC, weighted prediction in HEVC can be used either with uni-prediction (in which a single prediction value is used) or bi-prediction (in which the prediction values from two prediction blocks are combined).

### 6. Motion vector prediction

HEVC defines a signed 16-bit range for both horizontal and vertical motion vectors (MVs). This was added to HEVC at the July 2012 HEVC meeting with the mvLX variables. HEVC horizontal/vertical MVs have a range of -32768 to 32767 which given the quarter pixel precision used by HEVC allows for a MV range of -8192 to 8191.75 luma samples. This compares to H.264/MPEG-4 AVC which allows for a horizontal MV range of -2048 to 2047.75 luma samples and a vertical MV range of -512 to 511.75 luma samples.

HEVC allows for two MV modes which are Advanced Motion Vector Prediction (AMVP) and merge mode. AMVP uses data from the reference picture and can also use data from adjacent prediction blocks. The merge mode allows for the MVs to be inherited from neighboring prediction blocks. Merge mode in HEVC is similar to "skipped" and "direct" motion inference modes in H.264/MPEG-4 AVC but with two improvements. The first improvement is that HEVC uses index information to select one of several available candidates. The second improvement is that HEVC uses information from the reference picture list and reference picture index.

#### 7. Inverse transforms

HEVC specifies four transform units (TUs) sizes of 4x4, 8x8, 16x16, and 32x32 to code the prediction residual. A CTB may be recursively partitioned into 4 or more TUs.[1] TUs use

integer basis functions that are similar to the discrete cosine transform (DCT). In addition 4x4 luma transform blocks that belong to an intra coded region are transformed using an integer transform that is derived from discrete sine transform (DST). This provides a 1% bit rate reduction but was restricted to 4x4 luma transform blocks due to marginal benefits for the other transform cases. Chroma uses the same TU sizes as luma so there is no 2x2 transform for chroma.

#### 8. Loop filters

HEVC specifies two loop filters that are applied sequentially, with the deblocking filter (DBF) applied first and the sample adaptive offset (SAO) filter applied afterwards. Both loop filters are applied in the inter-picture prediction loop, i.e. the filtered image is stored in the decoded picture buffer (DPB) as a reference for inter-picture prediction.

#### 8.1 Deblocking filter

The DBF is similar to the one used by H.264/MPEG-4 AVC but with a simpler design and better support for parallel processing.[1] In HEVC the DBF only applies to a 8x8 sample grid while with H.264/MPEG-4 AVC the DBF applies to a 4x4 sample grid. DBF uses a 8x8 sample grid since it causes no noticeable degradation and significantly improves parallel processing because the DBF no longer causes cascading interactions with other operations. Another change is that HEVC only allows for three DBF strengths of 0 to 2. HEVC also requires that the DBF first apply horizontal filtering for vertical edges to the picture and only after that does it apply vertical filtering for horizontal edges to the picture. This allows for multiple parallel threads to be used for the DBF.

#### 8.2 Sample adaptive offset

The SAO filter is applied after the DBF and is designed to allow for better reconstruction of the original signal amplitudes by applying offsets stored in a lookup table in the bitstream. Per CTB the SAO filter can be disabled or applied in one of two modes: edge offset mode or band offset mode. The edge offset mode operates by comparing the value of a sample to two of its eight neighbors using one of four directional gradient patterns. Based on a comparison with these two neighbors, the sample is classified into one of five categories: minimum, maximum, an edge with the sample having the lower value, an edge with the sample having the higher value, or monotonic. For each of the first four categories an offset is applied. The band offset mode applies an offset based on the amplitude of a single sample. A sample is categorized by its amplitude into one of 32 bands (histogram bins). Offsets are specified for four consecutive of the 32 bands, because in flat areas which are prone to banding artifacts, sample amplitudes tend to be clustered in a small range.[1][135] The SAO filter was designed to increase picture quality, reduce banding artifacts, and reduce ringing artifacts.

#### 3.3.3 MMU

The MMU divides memory into 4KB pages, where each page can be individually configured. For each page the following parameters are specified:

- 4. Address translation of virtual memory, this enables the processor to work using address that differ from the physical address in the memory system.
- 5. The permitted types of accesses to that page. Each page can permit read, write, both, or none.

The MMU use 2-level page table structure:

- 1. The first level, the page directory consists of 1024 directory table entries(DTEs), each pointing to a page table.
- 2. The second level, the page table consists of 1024 page table entries(PTEs), each pointing to a page in memory.



Fig. 3-2 structure of two-level page table

## 3.3.4 HEVC Working Mode

There are there working modes to be selected for HEVC decoder: RLC Mode, RLC Write Mode, Normal Mode.

The key differences among three working modes are whether CABAC module and Post-CABAC module are involved into the hardware decoding process.

For RLC mode, CABAC are bypassed and the input bitstream to the Post-CABAC module should be already decoded.

For RLC write mode, the decoded results by CABAC are output to the DDR, and the following decoding processes are stopped.

As for the normalmode , all the modules are involved into the decoding process, and complete decoding results are output. Normally, this mode should be selected.

## 3.3.5 H264 Decoder

The input format in use will be automatically detected. The H.264 video encoding allows the use of multiple reference pictures, which means that the decoding order of the pictures may be different from their display order. The decoder can perform internally the display reordering of the decoded pictures or it can skip this and output all the pictures as soon as they are decoded.

The decoder has two operating modes: in the primary mode the HW performs entropy decoding, and in the secondary mode SW performs entropy decoding. Secondary mode is used in H.264 ASO or Slice Group stream decoding.



Fig. 3-3 Dataflow of HW performs entropy decoding in video decoder

The dataflow of HW performs entropy decoding is as shown above. The decoder software (SW) starts decoding the first picture by parsing the stream headers (1). Software then setups the hardware control registers (picture size, stream start address etc.) and enables the hardware (2). Hardware decodes the picture by reading stream (3) and the reference pictures (required for inter picture decoding)(4) from the external memory. Hardware writes the decoded output picture to memory one macroblock at a time (5). When the picture has been fully decodedor the hardware has run out of stream data, it gives an interrupt with a proper status flag and provides stream and address for software to continue and returns to initial state.



Fig. 3-4 Dataflow of SW performs entropy decoiding in video decoder

# 3.4 Register Description

## 3.4.1 Internal Address Mapping

External memory

This section describes the control/status registers of the VPU\_Combo. HEVC and H.264 decoder have individual base register address for each other. If HEVC is chosen to work, HEVC register base address is the base address of the hevc\_base.

The HEVC reading MMU master register base address is hevc\_base+0x440, the writing MMU register base address is hevc\_base + 0x480, and the cache control register base address is hevc base + 0x400.

If H.264 encoder is chosen to work, and VDPU(decoder) base address is vdpu\_base. MMU base address is vdpu +0x400, and VDPU cache control base address is vpu\_base + 0x800.

## **3.4.2 HEVC Registers Summary**

| Name                          | Offset | Size | Reset Value | Description                                                        |
|-------------------------------|--------|------|-------------|--------------------------------------------------------------------|
| hevc_swreg0_id                | 0x0000 | W    | 0x68761100  | ID register (read only)                                            |
| hove sured int                | 0x0004 | W    | 0x00200022  | interrupt and decoder enable                                       |
| hevc_swreg1_int               | 00004  |      |             | register                                                           |
| hevc_swreg2_sysctrl           | 0x0008 | W    | 0x00000000  | Data input and output endian                                       |
| lievc_swregz_syscur           | 0.0000 | VV   | 0x00000000  | setting and sys ctrl                                               |
| hevc_swreg3_picpar            | 0x000c | W    | 0x00000000  | picture parameters                                                 |
| hevc_swreg4_strm_rlc_base     | 0x0010 | W    | 0×00000000  | the stream or rlc data base address                                |
| hevc_swreg5_stream_rlc_len    | 0x0014 | W    | 0x00000000  | amount of stream bytes or rlc data byte in the input buffer or the |
| hevc_swreg6_cabactbl_base     | 0x0018 | W    | 0x00000000  | the base address of cabac table                                    |
| hevc_swreg7_decout_bas<br>e   | 0x001c | W    | 0×00000000  | base address of decoder output picture base address                |
| hevc_swreg8_y_virstride       | 0x0020 | W    | 0x00000000  | the ouput picture y virtual stride                                 |
| hevc_swreg9_yuv_virstrid<br>e | 0x0024 | W    | 0×00000000  | the ouput picture yuv virtual stride                               |
| hevc_swreg10_refer0_bas<br>e  | 0x0028 | W    | 0×00000000  | base address for reference picture index 0                         |
| hevc_swreg11_refer1_bas<br>e  | 0x002c | W    | 0x00000000  | base address for reference picture index 1                         |
| hevc_swreg12_refer2_bas<br>e  | 0x0030 | W    | 0x00000000  | base address for reference picture index 2                         |
| hevc_swreg13_refer3_bas<br>e  | 0x0034 | W    | 0×00000000  | base address for reference picture index 3                         |
| hevc_swreg14_refer4_bas<br>e  | 0x0038 | W    | 0×00000000  | base address for reference picture index 4                         |
| hevc_swreg15_refer5_bas<br>e  | 0x003c | W    | 0x00000000  | base address for reference picture index 5                         |
| hevc_swreg16_refer6_bas e     | 0x0040 | W    | 0x00000000  | base address for reference picture index 6                         |
| hevc_swreg17_refer7_bas<br>e  | 0x0044 | W    | 0×00000000  | base address for reference picture index 7                         |
| hevc_swreg18_refer8_bas       | 0x0048 | W    | 0×00000000  | base address for reference picture index 8                         |
| hevc_swreg19_refer9_bas       | 0x004c | W    | 0×00000000  | base address for reference picture index 9                         |
| hevc_swreg20_refer10_b ase    | 0x0050 | W    | 0x00000000  | base address for reference picture index 10                        |

| Name                    | Offset   | Size     | Reset Value | Description                          |
|-------------------------|----------|----------|-------------|--------------------------------------|
| hevc_swreg21_refer11_b  | 0,0054   | W        | 0,00000000  | base address for reference picture   |
| ase                     | 0x0054   | VV       | 0x00000000  | index 11                             |
| hevc_swreg22_refer12_b  | 0x0058   | W        | 0x00000000  | base address for reference picture   |
| ase                     | 080036   | VV       | 0x00000000  | index 12                             |
| hevc_swreg23_refer13_b  | 0x005c   | W        | 0x00000000  | base address for reference picture   |
| ase                     | 0,0000   | VV       | 020000000   | index 13                             |
| hevc_swreg24_refer14_b  | 0x0060   | W        | 0x00000000  | base address for reference picture   |
| ase                     |          | **       | 000000000   | index 14                             |
| hevc_swreg25_refer0_poc |          | W        | 0x00000000  | the poc of reference picture index 0 |
| hevc_swreg26_refer1_poc | 0x0068   | W        | 0x00000000  | the poc of reference picture index 1 |
| hevc_swreg27_refer2_poc | 0x006c   | W        | 0x00000000  | the poc of reference picture index 2 |
| hevc_swreg28_refer3_poc | 0x0070   | W        | 0x00000000  | the poc of reference picture index 3 |
| hevc_swreg29_refer4_poc | 0x0074   | W        | 0x0000000   | the poc of reference picture index 4 |
| hevc_swreg30_refer5_poc | 0x0078   | W        | 0x00000000  | the poc of reference picture index 5 |
| hevc_swreg31_refer6_poc | 0x007c   | W        | 0x00000000  | the poc of reference picture index 6 |
| hevc_swreg32_refer7_poc | 0x0080   | W        | 0x00000000  | the poc of reference picture index 7 |
| hevc_swreg33_refer8_poc | 0x0084   | W        | 0x00000000  | the poc of reference picture index 8 |
| hevc_swreg34_refer9_poc | 0x0088   | W        | 0x00000000  | the poc of reference picture index 9 |
| hevc_swreg35_refer10_p  | 0x008c   | W        | 0×00000000  | the poc of reference picture index   |
| ос                      | 020000   | V V      | 000000000   | 10                                   |
| hevc_swreg36_refer11_p  | 0x0090   | W        | 0x00000000  | the poc of reference picture index   |
| ос                      | 0,0000   |          | CXCCCCCCC   | 11                                   |
| hevc_swreg37_refer12_p  | 0x0094   | w        | 0×00000000  | the poc of reference picture index   |
| ос                      |          |          |             | 12                                   |
| hevc_swreg38_refer13_p  | 0x0098   | w        | 0×00000000  | the poc of reference picture index   |
| oc                      |          |          |             | 13                                   |
| hevc_swreg39_refer14_p  | 0x009c   | W        | 0x00000000  | the poc of reference picture index   |
| OC                      |          |          |             | 14                                   |
| hevc_swreg40_cur_poc    | 0x00a0   | W        | 0x00000000  | the poc of cur picture               |
| hevc_swreg41_rlcwrite_b | 0x00a4   | W        | 0x00000000  | the base address or rlcwrite base    |
| ase                     | 0.00.0   |          |             | addr                                 |
| hevc_swreg42_pps_base   | 0x00a8   | W        | 0x00000000  | the base address of pps              |
| hevc_swreg43_rps_base   | 0x00ac   | W        | 0x0000000   | the base address of rps              |
| hevc_swreg44_cabac_err  | 0x00b0   | W        | 0x00000000  | cabac error enable config            |
| or_en                   |          |          |             |                                      |
| hevc_swreg45_cabac_err  | 0x00b4   | W        | 0x00000000  | cabac error status                   |
| or_status               |          |          |             |                                      |
| hevc_swreg46_cabac_err  | 0x00b8   | W        | 0x00400000  | cabac error ctu                      |
| or_ctu                  |          |          |             |                                      |
| hevc_swreg47_sao_ctu_p  | 0x00bc   | W        | 0x00000000  | sao ctu position                     |
| osition                 |          |          |             |                                      |
| hevc_swreg64_performan  | 0x0100   | W        | 0x00000000  | hevc performance cycle               |
| ce_cycle                | <u> </u> | <u> </u> |             |                                      |

| Name                           | Offset | Size | Reset Value | Description               |
|--------------------------------|--------|------|-------------|---------------------------|
| hevc_swreg65_axi_ddr_rd ata    |        | W    | 0×00000000  | axi ddr read data num     |
| hevc_swreg66_axi_ddr_w<br>data | 0x0108 | W    | 0×00000000  | axi ddr write data number |

Notes: Size: **B**- Byte (8 bits) access, **HW**- Half WORD (16 bits) access, **W**-WORD (32 bits) access

## 3.4.3 HEVC Detail Register Description

hevc\_swreg0\_id

Address: Operational Base + offset (0x0000)

ID register (read only)

| Bit   | Attr | <b>Reset Value</b> | Description                             |
|-------|------|--------------------|-----------------------------------------|
|       |      |                    | prod_num                                |
| 31:16 | RO   | 0x6876             | product number                          |
|       |      |                    | The ascii code of "hv", which is 0x6876 |
| 15    | RO   | 0x0                | reserved                                |
|       |      |                    | codec_flag                              |
| 14    | RW   | 0x0                | codec flag                              |
| 14    | KVV  | UXU                | 0: only dec                             |
|       |      |                    | 1: dec + enc                            |
| 13    | RO   | 0x0                | reserved                                |
|       | RW   | 0×1                | profile                                 |
| 12    |      |                    | hevc profile                            |
| 12    |      |                    | 0: Main                                 |
|       |      |                    | 1: Main10                               |
| 11:9  | RO   | 0x0                | reserved                                |
|       |      |                    | level                                   |
| 8     | RO   | 0x1                | level                                   |
| 0     | KO   | OXI                | 0: FHD                                  |
|       |      |                    | 1: UHD                                  |
|       |      |                    | minor_ver                               |
| 7:0   | RO   | RO 0x00            | minor version                           |
|       |      |                    | minor version                           |

## hevc\_swreg1\_int

Address: Operational Base + offset (0x0004)

interrupt and decoder enable register

| Bit   | Attr | <b>Reset Value</b> | Description                                                        |
|-------|------|--------------------|--------------------------------------------------------------------|
| 31:23 | RO   | 0x0                | reserved                                                           |
| 22    | RW   | 0x0                | sw_softreset_rdy                                                   |
| 22    | FCVV | UXU                | when it is 1'b1, it says that softreset has been done              |
|       |      | / 0x1              | sw_force_softreset_valid                                           |
|       |      |                    | when sw_force_softreset_valid is 1'b1, sw_softrst_en will always   |
| 21    | RW   |                    | be valid to the system no matter that whether the axi bus is idle; |
|       |      |                    | when sw_force_softreset_valid is 1'b0, sw_softrst_en will only be  |
|       |      |                    | valid when the axi bus is idle.                                    |

| Bit   | Attr | Reset Value | Description                                                              |
|-------|------|-------------|--------------------------------------------------------------------------|
|       |      |             | sw_softrst_en_p                                                          |
|       |      |             | softreset enable                                                         |
| 20    | RW   | 0x0         | softreset enable signal                                                  |
|       |      |             | write 1 to soft reset, write 0 invalid                                   |
|       |      |             | puls register                                                            |
| 19    | RO   | 0x0         | reserved                                                                 |
|       |      |             | sw_cabu_end_sta                                                          |
| 18    | RW   | 0x0         | cabac decode end status                                                  |
|       |      |             | cabac decode end status                                                  |
|       |      |             | sw_colmv_ref_error_sta                                                   |
|       |      |             | colmv ref error status                                                   |
| 17    | RW   | 0x0         | colmv ref error status                                                   |
|       |      |             | when it is 1'b1, it means that inter module read the invalid dpb         |
|       |      |             | frame                                                                    |
| 16    | RO   | 0x0         | reserved                                                                 |
|       |      |             | sw_dec_timeout_sta                                                       |
|       |      |             | decoder timeout interrupt status                                         |
| 15    | RW   | 0x0         | When high the decoder has been idling for too long. it will self reset   |
|       |      |             | the hardware                                                             |
|       |      |             | only when sw_dec_timeout_e is 1'b1, this bit is valid                    |
|       |      |             | sw_dec_error_sta                                                         |
| 14    | RW   | 0×0         | status bit of input stream error                                         |
| 14    | I VV | 0.00        | when high, an error is found in input data stream decoding. It will      |
|       |      |             | self reset the hardware                                                  |
|       |      |             | sw_dec_bus_sta                                                           |
| 13    | RW   | 0×0         | bus error status                                                         |
|       |      | 0.00        | When this bit is high, there is error on the axi bus, it will self reset |
|       |      |             | hardware                                                                 |
|       |      |             | sw_dec_rdy_sta                                                           |
| 12    | RW   | 0x0         | decoder ready status                                                     |
|       |      |             | when this bit is high, decoder has decoded a picture                     |
| 11:10 | RO   | 0x0         | reserved                                                                 |
|       |      |             | sw_dec_irq_raw                                                           |
| 9     | RW   | 0×0         | the raw status of sw_dec_irq                                             |
|       |      | 020         | the raw status of sw_dec_irq,SW should reset this bit after              |
|       |      |             | interrupt is handled                                                     |
|       |      |             | sw_dec_irq                                                               |
| 8     | RO   | 0×0         | decoder IRQ                                                              |
|       |      |             | when high, decoder requests an interrrupt.                               |
|       |      |             | sw_dec_irq = sw_dec_irq_raw && (sw_dec_irq_dis == 1'b0)                  |

| Bit | Attr | Reset Value | Description                                                           |
|-----|------|-------------|-----------------------------------------------------------------------|
|     |      |             | sw_stmerror_waitdecfifo_empty                                         |
|     |      |             | whether the stream error process wait the decfifo empty               |
| 7   | RW   | 0×0         | when it is 1'b0, the stream error process will no wait the ca2decfifo |
|     | KVV  | 0.00        | empty                                                                 |
|     |      |             | when it is 1'b1, the stream error process will wait the ca2decfifo    |
|     |      |             | empty                                                                 |
| 6   | RO   | 0x0         | reserved                                                              |
|     |      |             | sw_dec_timeout_e                                                      |
| 5   | RW   | 0×1         | Timeout interrupt enable                                              |
| 5   | IXVV | OXI         | If enabled HW may return timeout interrupt in case HW gets            |
|     |      |             | stucked while decoding picture.                                       |
|     | RW   |             | sw_dec_irq_dis                                                        |
| 4   |      |             | decoder IRQ disable                                                   |
|     |      |             | When hight, there are no interrupts concerning decoder from HW.       |
|     |      |             | Polling must be used to see the interrupt status                      |
| 3:2 | RO   | 0x0         | reserved                                                              |
|     |      |             | sw_dec_clkgate_e                                                      |
| 1   | RW   | 0×1         | decoder dynamic clock gating enable                                   |
| -   |      | 0 =         | 0 = clock is running for all structures                               |
|     |      |             | 1 = clock is gated for decoder structures that are not used           |
|     |      |             | sw_dec_e                                                              |
|     |      |             | decoder enable                                                        |
| 0   | RW   | W 0x0       | Decoder enable. Setting this bit high will start the decoding         |
|     |      |             | operation. HW will reset this when picture is processed or stream     |
|     |      |             | error is detected or bus error or time out interrupt is given         |

hevc\_swreg2\_sysctrl Address: Operational Base + offset (0x0008) Data input and output endian setting and sys ctrl

| Bit   | Attr | Reset Value | Description                                                                                                                                                                         |
|-------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:19 | RO   | 0x0         | reserved                                                                                                                                                                            |
| 18:12 | RW   | 0×00        | sw_strm_start_bit exact bit of stream start exact bit of streamd start word where decoding can be started (asosiates with sw_str_rlc_base)                                          |
| 11    | RW   | 0x0         | sw_rlc_mode rlc mode enable 0 = HW decodes video from bit stream 1 = HW decodes video from RLC input data                                                                           |
| 10    | RW   | 0x0         | sw_rlc_mode_direct_write cabac decode output direct write cabac decode output direct write enable when this bit is enable , all the module other than cabac and busifd are not work |
| 9     | RO   | 0x0         | reserved                                                                                                                                                                            |

| Bit | Attr | Reset Value | Description                                                         |
|-----|------|-------------|---------------------------------------------------------------------|
|     |      |             | sw_out_cbcr_swap                                                    |
|     |      |             | output cbcr swap                                                    |
| 8   | RW   | 0x0         | 1'b0: cb(u) is in the lower address, cr(v) is in the higher address |
|     |      |             | 1'b1: cb(u) is in the higher address,cr(v) is in the lower address  |
|     |      |             | sw_in_cbcr_swap is the same with sw_out_cbcr_swap                   |
|     |      |             | sw_out_swap32_e                                                     |
|     |      |             | decoder output data and dpb input data 32bit swap                   |
| 7   | RW   | 0x0         | may be used for 64 or 128 bit environment                           |
|     |      |             | 0 = no swapping of 32 bit words                                     |
|     |      |             | 1 = 32 bit data words are swapped                                   |
|     |      |             | sw_out_endian                                                       |
|     |      |             | dec output data and colmv , dpb data and colmv input endian         |
|     | DVV  |             | 0 = little endian                                                   |
| 6   | RW   | 0x0         | 1 = big endian                                                      |
|     |      |             | for litter enadian , a data 0x12345678, 0x78 is stored in lower     |
|     |      |             | address, 0x12 is stored in higher address                           |
|     |      |             | sw_str_swap64_e                                                     |
|     |      |             | stream 64bit data swap                                              |
| 5   | RW   | 0×0         | may be used for 128 bit environment                                 |
|     |      |             | 0 = no swapping of 64 bit words                                     |
|     |      |             | 1 = 64 bit data words are swapped                                   |
|     |      |             | sw_str_swap32_e                                                     |
|     |      |             | stream 32bit data swap                                              |
| 4   | RW   | 0x0         | may be used for 64 or 128 bit environment                           |
|     |      |             | 0 = no swapping of 32 bit words                                     |
|     |      |             | 1 = 32 bit data words are swapped                                   |
|     |      |             | sw_str_endian                                                       |
|     |      |             | stream data input endian mode                                       |
| 2   | RW   | 0x0         | 0 = little endian                                                   |
| 3   | KVV  | UXU         | 1 = big endian                                                      |
|     |      |             | for litter enadian , a data 0x12345678, 0x78 is stored in lower     |
|     |      |             | address, 0x12 is stored in higher address                           |
|     |      |             | sw_in_swap64_e                                                      |
|     |      |             | input 64bit data swap for other than stream and dpb data            |
| 2   | RW   | 0×0         | may be used for 128 bit environment                                 |
|     |      |             | 0 = no swapping of 64 bit words                                     |
| X   |      |             | 1 = 64 bit data words are swapped                                   |
|     |      |             | sw_in_swap32_e                                                      |
|     |      |             | input 32bit data swap for other than stream and dpb data            |
| 1   | RW   | 0x0         | may be used for 64 or 128 bit environment                           |
|     |      |             | 0 = no swapping of 32 bit words                                     |
|     |      |             | 1 = 32 bit data words are swapped                                   |

| Bit | Attr | <b>Reset Value</b> | Description                                                                                                                                                                   |
|-----|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | RW   | 0×0                | sw_in_endian  decoder input endian mode for other than stream and dpb data  0 = little endian  1 = big endian  for litter enadian, a data 0x12345678, 0x78 is stored in lower |
|     |      |                    | address, 0x12 is stored in higher address                                                                                                                                     |

hevc\_swreg3\_picpar

Address: Operational Base + offset (0x000c)

picture parameters

| Bit   |    | Reset Value | Description                                                                |
|-------|----|-------------|----------------------------------------------------------------------------|
| -     |    |             | · · · · · · · · · · · · · · · · · · ·                                      |
| 31    | RO | 0x0         | reserved                                                                   |
|       |    |             | sw_slice_num                                                               |
|       |    |             | slice number in a frame                                                    |
|       |    |             | slice number in a frame (0 $\sim$ 199, when it is 0, it real means 1 slice |
|       |    |             | in a frame)                                                                |
| 30:21 | RW | 0x000       | just only used for rps read.                                               |
|       |    |             | 2013.11.27 change the meaning from count from 1, so it will be in          |
|       |    |             | 1~200                                                                      |
|       |    |             | 2013.11.30 sw_slice_num max value is change to 600, so                     |
|       |    |             | sw_slice_num expand to 10bit                                               |
|       |    |             | sw_uv_hor_virstride                                                        |
|       |    |             | Field0000 Abstract                                                         |
| 20:12 | RW | 0x000       | picture horizontal virtual stride (the unit is 128bit)                     |
|       |    |             | the max is $(4096x1.5 + 128)/16 = 0x188$                                   |
|       |    |             | suggest this register to config to even for advance ddr performance        |
| 11:9  | RO | 0x0         | reserved                                                                   |
|       |    |             | sw_y_hor_virstride                                                         |
|       |    |             | picture horizontal virtual stride                                          |
| 8:0   | RW | 0x000       | picture horizontal virtual stride (the unit is 128bit)                     |
|       |    |             | the max is $(4096x1.5 + 128)/16 = 0x188$                                   |
|       |    |             | suggest this register to config to even for advance ddr performance        |

## hevc\_swreg4\_strm\_rlc\_base

Address: Operational Base + offset (0x0010)

the stream or rlc data base address

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                                                                                                   |
|------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_strm_rlc_base the stream or rlc data base address when swreg2.sw_rlc_mode =1, it is base address for rlc data when swreg2.sw_rlc_mode =0, it is base address for stream, after a frame is decoded ready or error (stream error, time out, bus error), it is the last address of the stream the address should 128bit align |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                                                                                                                                                                                                      |

## hevc\_swreg5\_stream\_rlc\_len

Address: Operational Base + offset (0x0014)

amount of stream bytes or rlc data byte in the input buffer or the

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:27 | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                    |
| 26:0  | RW   | 0×0000000   | sw_stream_len amount of stream (unit is 8bit) in the input buffer amount of stream 8bits in the input buffer the max of sw_stream_len: 4096x2304x1.5x1.5 = 0x1440000 128bits unit: 0x1440000/16 = 0x144000 it is count from 0 2013.10.15 change to 23bit for zty's suggestion 2013.10.28, amount of stream data bytes in input buffer. it is count from 1, change to 27bits |

## hevc\_swreg6\_cabactbl\_base

Address: Operational Base + offset (0x0018)

the base address of cabac table

| Bit  | Attr | <b>Reset Value</b> | Description                     |
|------|------|--------------------|---------------------------------|
|      | RW   | 0×0000000          | sw_cabactbl_base                |
| 31:4 |      |                    | the base address of cabac table |
| 31:4 |      |                    | the base address of cabac table |
|      |      |                    | the address should 128bit align |
| 3:0  | RO   | 0x0                | reserved                        |

## hevc\_swreg7\_decout\_base

Address: Operational Base + offset (0x001c)

base address of decoder output picture base address

| Bit  | Attr | <b>Reset Value</b> | Description                                 |
|------|------|--------------------|---------------------------------------------|
|      | RW   | 0×0000000          | sw_decout_base                              |
| 21.4 |      |                    | base address of decoder output picture addr |
| 31:4 |      |                    | base address of decoder output picture      |
|      |      |                    | the address should be 128bit align          |
| 3:0  | RO   | 0x0                | reserved                                    |

## hevc\_swreg8\_y\_virstride

Address: Operational Base + offset (0x0020)

the ouput picture y virtual stride

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:20 | RO   | 0x0                | reserved    |

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                  |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19:0 | RW   | 0×00000            | sw_y_virstride the output picture y virtual stride the output picture y virtual stride (the unit is 128bit) the max: (4096x1.5 +128) x 2304 = 0xdc8000 we can know the sw_uvout_base = sw_decout_base + (sw_y_virstride <<4) |

## hevc\_swreg9\_yuv\_virstride

Address: Operational Base + offset (0x0024)

the ouput picture yuv virtual stride

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                |
|-------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:21 | RO   | 0x0                | reserved                                                                                                                                                                                                                                   |
| 20:0  | RW   | 0×000000           | sw_yuv_virstride the ouput picture yuv virtual stride the output picture yuv virtual stride (the unit is 128bit) the max : (4096x1.5 +128) x 2304 x1.5 = 0x14ac000 we can know the sw_mvout_base = sw_decout_base + (sw_yuv_virstride <<4) |

## hevc\_swreg10\_refer0\_base

Address: Operational Base + offset (0x0028) base address for reference picture index 0

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                       |
|------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_refer0_base<br>base address for reference picture index0<br>base address for reference picture index 0 (the address should be<br>128bit align) |
| 3:0  | RW   | 0x0                | sw_ref_valid_0_3 valid flag for picture index 0 $\sim$ 3 valid flag for picture index 0 $\sim$ 3                                                  |

## hevc\_swreg11\_refer1\_base

Address: Operational Base + offset (0x002c) base address for reference picture index 1

| Bit  | Attr | <b>Reset Value</b> | Description                                                       |
|------|------|--------------------|-------------------------------------------------------------------|
| 31:4 | RW   | 0x0000000          | sw_refer1_base                                                    |
|      |      |                    | base address for reference picture index 1                        |
|      |      |                    | base address for reference picture index 1 (the address should be |
|      |      |                    | 128bit align)                                                     |
| 3:0  | RW   |                    | sw_ref_valid_4_7                                                  |
|      |      |                    | valid flag for picture index 4 ~7                                 |
|      |      |                    | valid flag for picture index 4 ~7                                 |

## hevc\_swreg12\_refer2\_base

Address: Operational Base + offset (0x0030)

base address for reference picture index 2

| Bit  | Attr | Reset Value | Description                                                                                                                                        |
|------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000   | sw_refer2_base<br>base address for reference picture index 2<br>base address for reference picture index 2 (the address should be<br>128bit align) |
| 3:0  | RW   | 0x0         | sw_ref_valid_8_11<br>valid flag for picture index 8~11<br>valid flag for picture index 8~11                                                        |

#### hevc\_swreg13\_refer3\_base

Address: Operational Base + offset (0x0034) base address for reference picture index 3

| Bit  | Attr | <b>Reset Value</b> | Description                                                       |
|------|------|--------------------|-------------------------------------------------------------------|
|      |      | 0×0000000          | sw_refer3_base                                                    |
| 21.4 | DW   |                    | base address for reference picture index 3                        |
| 31:4 | RW   |                    | base address for reference picture index 3 (the address should be |
|      |      |                    | 128bit align)                                                     |
| 3    | RO   | 0x0                | reserved                                                          |
|      |      |                    | sw_ref_valid_12_14                                                |
| 2:0  | RW   |                    | valid flag for picture index 12~14                                |
|      |      |                    | valid flag for picture index 12~14                                |

#### hevc\_swreg14\_refer4\_base

Address: Operational Base + offset (0x0038) base address for reference picture index 4

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                       |
|------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_refer4_base<br>base address for reference picture index 4<br>base address for reference picture index 4(the address should be<br>128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                          |

## hevc\_swreg15\_refer5\_base

Address: Operational Base + offset (0x003c) base address for reference picture index 5

| Bit  | Attr | Reset Value | Description                                                      |
|------|------|-------------|------------------------------------------------------------------|
|      |      | 0×0000000   | sw_refer5_base                                                   |
| 31:4 | RW   |             | base address for reference picture index 5                       |
| 31:4 | KVV  |             | base address for reference picture index 5(the address should be |
|      |      |             | 128bit align)                                                    |
| 3:0  | RO   | 0x0         | reserved                                                         |

#### hevc\_swreg16\_refer6\_base

Address: Operational Base + offset (0x0040) base address for reference picture index 6

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                       |
|------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_refer6_base<br>base address for reference picture index 6<br>base address for reference picture index 6(the address should be<br>128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                          |

#### hevc\_swreg17\_refer7\_base

Address: Operational Base + offset (0x0044) base address for reference picture index 7

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                              |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0× $0$ 0000000     | sw_refer7_base base address for reference picture index 7 base address for reference picture index 7(the address should be 128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                 |

### hevc\_swreg18\_refer8\_base

Address: Operational Base + offset (0x0048) base address for reference picture index 8

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                              |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_refer8_base base address for reference picture index 8 base address for reference picture index 8(the address should be 128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                 |

#### hevc\_swreg19\_refer9\_base

Address: Operational Base + offset (0x004c) base address for reference picture index 9

| Bit  | Attr | <b>Reset Value</b> | Description                                                      |
|------|------|--------------------|------------------------------------------------------------------|
|      |      | 10×00000000        | sw_refer9_base                                                   |
| 31:4 | RW   |                    | base address for reference picture index 9                       |
| 31.4 | KW   |                    | base address for reference picture index 9(the address should be |
|      |      |                    | 128bit align)                                                    |
| 3:0  | RO   | 0×0                | reserved                                                         |

#### hevc\_swreg20\_refer10\_base

Address: Operational Base + offset (0x0050) base address for reference picture index 10

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                          |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0x0000000          | sw_refer10_base<br>base address for reference picture index 10<br>base address for reference picture index 10(the address should be<br>128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                             |

#### hevc\_swreg21\_refer11\_base

Address: Operational Base + offset (0x0054) base address for reference picture index 11

| Bit  | Attr | <b>Reset Value</b> | Description                                                       |
|------|------|--------------------|-------------------------------------------------------------------|
|      |      |                    | sw_refer11_base                                                   |
| 21.4 | DW   |                    | base address for reference picture index 11                       |
| 31:4 | RW   | 00000000           | base address for reference picture index 11(the address should be |
|      |      |                    | 128bit align)                                                     |
| 3:0  | RO   | 0x0                | reserved                                                          |

#### hevc\_swreg22\_refer12\_base

Address: Operational Base + offset (0x0058) base address for reference picture index 12

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                 |
|------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0~000000           | sw_refer12_base base address for reference picture index 12 base address for reference picture index 12(the address should be 128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                    |

#### hevc\_swreg23\_refer13\_base

Address: Operational Base + offset (0x005c) base address for reference picture index 13

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                          |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0x0000000          | sw_refer13_base<br>base address for reference picture index 13<br>base address for reference picture index 13(the address should be<br>128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                             |

## hevc\_swreg24\_refer14\_base

Address: Operational Base + offset (0x0060) base address for reference picture index 14

| Bit  | Attr | <b>Reset Value</b> | Description                                                       |
|------|------|--------------------|-------------------------------------------------------------------|
|      |      |                    | sw_refer14_base                                                   |
| 21.4 | RW   | 10×00000000        | base address for reference picture index 14                       |
| 31:4 | FCVV |                    | base address for reference picture index 14(the address should be |
|      |      |                    | 128bit align)                                                     |
| 3:0  | RO   | 0x0                | reserved                                                          |

#### hevc\_swreg25\_refer0\_poc

Address: Operational Base + offset (0x0064)

the poc of reference picture index 0

| D:L | A 44 | Reset Value  | Description |
|-----|------|--------------|-------------|
| KIT | ΔTTP | KECET VAIIIE | Description |
| Dit | 766  | ILCSCL Value | Description |

| Bit  | Attr | <b>Reset Value</b> | Description                          |
|------|------|--------------------|--------------------------------------|
|      |      |                    | sw_refer0_poc                        |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 0 |
|      |      |                    | the poc of reference picture index 0 |

#### hevc\_swreg26\_refer1\_poc

Address: Operational Base + offset (0x0068)

the poc of reference picture index 1

| Bit  | Attr | <b>Reset Value</b> | Description                          |  |
|------|------|--------------------|--------------------------------------|--|
|      |      |                    | sw_refer1_poc                        |  |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 1 |  |
|      |      |                    | the poc of reference picture index 1 |  |

#### hevc\_swreg27\_refer2\_poc

Address: Operational Base + offset (0x006c)

the poc of reference picture index 2

| Bit  | Attr | <b>Reset Value</b> | Description                                                                             |
|------|------|--------------------|-----------------------------------------------------------------------------------------|
| 31:0 | RW   | 0x00000000         | sw_refer2_poc the poc of reference picture index 2 the poc of reference picture index 2 |

#### hevc\_swreg28\_refer3\_poc

Address: Operational Base + offset (0x0070)

the poc of reference picture index 3

| Bit  | Attr | <b>Reset Value</b> | Description                                        |
|------|------|--------------------|----------------------------------------------------|
| 31:0 | RW   |                    | sw_refer3_poc the poc of reference picture index 3 |
|      |      |                    | the poc of reference picture index 3               |

#### hevc\_swreg29\_refer4\_poc

Address: Operational Base + offset (0x0074)

the poc of reference picture index 4

| Bit  | Attr | <b>Reset Value</b> | Description                          |
|------|------|--------------------|--------------------------------------|
|      |      |                    | sw_refer4_poc                        |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 4 |
|      |      |                    | the poc of reference picture index 4 |

#### hevc\_swreg30\_refer5\_poc

Address: Operational Base + offset (0x0078)

the poc of reference picture index 5

| Bit  | Attr | <b>Reset Value</b> | Description                          |
|------|------|--------------------|--------------------------------------|
|      |      |                    | sw_refer5_poc                        |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 5 |
|      |      |                    | the poc of reference picture index 5 |

#### hevc\_swreg31\_refer6\_poc

Address: Operational Base + offset (0x007c)

the poc of reference picture index 6

| Bit  | Attr | <b>Reset Value</b> | Description                          |
|------|------|--------------------|--------------------------------------|
|      |      |                    | sw_refer6_poc                        |
| 31:0 | RW   | 0x0000000          | the poc of reference picture index 6 |
|      |      |                    | the poc of reference picture index 6 |

#### hevc\_swreg32\_refer7\_poc

Address: Operational Base + offset (0x0080)

the poc of reference picture index 7

| Bit  | Attr | <b>Reset Value</b> | Description                          |  |
|------|------|--------------------|--------------------------------------|--|
|      |      |                    | sw_refer7_poc                        |  |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 7 |  |
|      |      |                    | the poc of reference picture index 7 |  |

#### hevc\_swreg33\_refer8\_poc

Address: Operational Base + offset (0x0084)

the poc of reference picture index 8

| Bit  | Attr | <b>Reset Value</b> | Description                                        |
|------|------|--------------------|----------------------------------------------------|
| 31:0 | RW   |                    | sw_refer8_poc the poc of reference picture index 8 |
|      |      |                    | the poc of reference picture index 8               |

#### hevc\_swreg34\_refer9\_poc

Address: Operational Base + offset (0x0088)

the poc of reference picture index 9

| Bit  | Attr | <b>Reset Value</b> | Description                                           |
|------|------|--------------------|-------------------------------------------------------|
| 31:0 | RW   |                    | sw_refer9_poc<br>the poc of reference picture index 9 |
| 31.0 |      |                    | the poc of reference picture index 9                  |

#### hevc\_swreg35\_refer10\_poc

Address: Operational Base + offset (0x008c)

the poc of reference picture index 10

| Bit  | Attr | <b>Reset Value</b> | Description                           |
|------|------|--------------------|---------------------------------------|
|      |      |                    | sw_refer10_poc                        |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 10 |
| ì    |      |                    | the poc of reference picture index 10 |

#### hevc\_swreg36\_refer11\_poc

Address: Operational Base + offset (0x0090)

the poc of reference picture index 11

| Bit Attr Reset Value Description |
|----------------------------------|
|----------------------------------|

| Bit  | Attr | <b>Reset Value</b> | Description                           |
|------|------|--------------------|---------------------------------------|
|      |      |                    | sw_refer11_poc                        |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 11 |
|      |      |                    | the poc of reference picture index 11 |

#### hevc\_swreg37\_refer12\_poc

Address: Operational Base + offset (0x0094)

the poc of reference picture index 12

| Bit  | Attr | <b>Reset Value</b> | Description                           |  |
|------|------|--------------------|---------------------------------------|--|
|      |      |                    | sw_refer12_poc                        |  |
| 31:0 | RW   | 0x00000000         | the poc of reference picture index 12 |  |
|      |      |                    | the poc of reference picture index 12 |  |

#### hevc\_swreg38\_refer13\_poc

Address: Operational Base + offset (0x0098)

the poc of reference picture index 13

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                |
|------|------|--------------------|--------------------------------------------------------------------------------------------|
| 31:0 | RW   | 0x00000000         | sw_refer13_poc the poc of reference picture index 13 the poc of reference picture index 13 |

#### hevc\_swreg39\_refer14\_poc

Address: Operational Base + offset (0x009c)

the poc of reference picture index 14

| Bit  | Attr | <b>Reset Value</b> | Description                                          |
|------|------|--------------------|------------------------------------------------------|
| 31:0 | RW   |                    | sw_refer14_poc the poc of reference picture index 14 |
|      |      |                    | the poc of reference picture index 14                |

hevc\_swreg40\_cur\_poc Address: Operational Base + offset (0x00a0)

the poc of cur picture

| Bit  | Attr | <b>Reset Value</b> | Description                |
|------|------|--------------------|----------------------------|
|      |      |                    | sw_cur_poc                 |
| 31:0 | RW   | 0x00000000         | the poc of the cur picture |
|      |      |                    | the poc of the cur picture |

#### hevc\_swreg41\_rlcwrite\_base

Address: Operational Base + offset (0x00a4)

the base address or rlcwrite base addr

| Bit  | Attr | <b>Reset Value</b> | Description                                                  |
|------|------|--------------------|--------------------------------------------------------------|
|      |      |                    | sw_rlcwrite_base                                             |
|      |      |                    | the base address of rlcwrite                                 |
| 31:3 | RW   | 0x00000000         | the base address of rlcwrite(the address should 64bit align) |
|      |      |                    | cabac output write to this rlcwrite base address when        |
|      |      |                    | sw_rlc_mode_direct_write in swreg2_sysctrl is valid          |

| Bit | Attr | <b>Reset Value</b> | Description |
|-----|------|--------------------|-------------|
| 2:0 | RO   | 0x0                | reserved    |

#### hevc\_swreg42\_pps\_base

Address: Operational Base + offset (0x00a8)

the base address of pps

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                  |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_pps_base the base address of pps the base address of pps ( the address should 128bit align ) it is for storing sps(sequence parameter set) and pps(picture parameter set) |
| 3:0  | RO   | 0x0                | reserved                                                                                                                                                                     |

#### hevc\_swreg43\_rps\_base

Address: Operational Base + offset (0x00ac)

the base address of rps

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                            |
|------|------|--------------------|--------------------------------------------------------------------------------------------------------|
| 31:4 | RW   | 0×0000000          | sw_rps_base rps base address rps(reference picture set) base address (the address should 128bit align) |
| 3:0  | RO   | 0x0                | reserved                                                                                               |

## hevc\_swreg44\_cabac\_error\_en

Address: Operational Base + offset (0x00b0)

cabac error enable config

| Bit   | Attr | <b>Reset Value</b> | Description                                                      |
|-------|------|--------------------|------------------------------------------------------------------|
| 31:28 | RO   | 0x0                | reserved                                                         |
| 27:0  | RW   | 0x0000000          | sw_cabac_error_e cabac error enable regs cabac error enable regs |

## hevc\_swreg45\_cabac\_error\_status

Address: Operational Base + offset (0x00b4)

cabac error status

| Bit   | Attr | <b>Reset Value</b> | Description                                                     |  |  |  |  |  |
|-------|------|--------------------|-----------------------------------------------------------------|--|--|--|--|--|
|       |      |                    | sw_colmv_error_ref_picidx                                       |  |  |  |  |  |
| 31:28 | DW   | /  0×0             | colmv error ref picidx                                          |  |  |  |  |  |
| 31:20 | KVV  |                    | when sw_colmv_ref_error_sta is 1'b1, these bits are used for te |  |  |  |  |  |
|       |      |                    | which dpb frame is invalid but is read by inter module          |  |  |  |  |  |
|       |      | V 0×0000000        | sw_cabac_error_status                                           |  |  |  |  |  |
| 27:0  | RW   |                    | cabac error status                                              |  |  |  |  |  |
|       |      |                    | cabac error status                                              |  |  |  |  |  |

#### hevc\_swreg46\_cabac\_error\_ctu

Address: Operational Base + offset (0x00b8)

cabac error ctu

| Bit   | Attr | <b>Reset Value</b> | Description                                                |
|-------|------|--------------------|------------------------------------------------------------|
| 31:23 | RO   | 0x0                | reserved                                                   |
| 22:16 | RW/  | 0x40               | sw_streamfifo_space2full<br>stream fifo space to full      |
| 22.10 | 1244 | 0X 10              | It is for debug use, to tell the stream fifo space to full |
|       |      |                    | sw_cabac_error_ctu_yoffset                                 |
| 15:8  | RW   | 0x00               | cabac error ctu yoffset                                    |
|       |      |                    | cabac error ctu yoffset                                    |
|       |      |                    | sw_cabac_error_ctu_xoffset                                 |
| 7:0   | RW   | 0x00               | cabac error ctu xoffset                                    |
|       |      |                    | cabac error ctu xoffset                                    |

### hevc\_swreg47\_sao\_ctu\_position

Address: Operational Base + offset (0x00bc)

sao ctu position

| Bit   | Attr | Reset Value | Description                                                                       |
|-------|------|-------------|-----------------------------------------------------------------------------------|
| 31:26 | RO   | 0x0         | reserved                                                                          |
| 25:16 | RW   |             | sw_saowr_yoffset<br>saowr y offset<br>saowr y offset , its unit is 4 pixels       |
| 15:9  | RO   | 0x0         | reserved                                                                          |
| 8:0   | RW   | 0x000       | sw_saowr_xoffet saowr x address offset saowr x address offset, its unit is 128bit |

# hevc\_swreg64\_performance\_cycle

Address: Operational Base + offset (0x0100)

hevc performance cycle

| Bit  | Attr | <b>Reset Value</b> | Description                                                      |
|------|------|--------------------|------------------------------------------------------------------|
|      |      |                    | sw_performance_cycle                                             |
|      |      |                    | hevc running cycle                                               |
| 31:0 | RW   | 0×00000000         | hevc running cycle                                               |
|      |      |                    | if just want to analys a frame performance cycle, should set the |
|      |      |                    | register 0 before start a frame                                  |

#### hevc\_swreg65\_axi\_ddr\_rdata

Address: Operational Base + offset (0x0104)

axi ddr read data num

| Bit  | Attr | <b>Reset Value</b> | Description                         |  |  |  |  |  |
|------|------|--------------------|-------------------------------------|--|--|--|--|--|
|      |      |                    | sw_axi_ddr_rdata                    |  |  |  |  |  |
| 31:0 | RW   | 0x00000000         | axi ddr rdata num                   |  |  |  |  |  |
|      |      |                    | axi ddr rdata num, the unit is byte |  |  |  |  |  |

**hevc\_swreg66\_axi\_ddr\_wdata**Address: Operational Base + offset (0x0108)

axi ddr write data number

| Bit  | Attr | <b>Reset Value</b> | Description              |  |  |  |  |  |  |
|------|------|--------------------|--------------------------|--|--|--|--|--|--|
|      |      |                    | sw_axi_ddr_wdata         |  |  |  |  |  |  |
| 31:0 | RW   | 0x00000000         | hevc write data byte num |  |  |  |  |  |  |
|      |      |                    | hevc write data byte num |  |  |  |  |  |  |

# 3.4.4 VDPU Registers Summary

| Name                        | Offset | Size | Reset Value | Description                                                       |
|-----------------------------|--------|------|-------------|-------------------------------------------------------------------|
| VDPU_SWREG0_NEW_VE<br>RSION | 0×0000 | W    | 0x03680000  | ID register(read only)                                            |
| VDPU_SWREG0                 | 0x0000 | W    | 0x00000000  | Register0000 Abstract                                             |
| VDPU_SWREG1                 | 0x0004 | W    | 0x00000000  | interrupt register decoder                                        |
| VDPU_SWREG2                 | 0×0008 | W    | 0x01000400  | device configuration register decoder                             |
| VDPU_SWREG3                 | 0x000c | W    | 0x0000001   | Device control register 0(decmode, picture type etc)              |
| VDPU_SWREG4_H264            | 0×0010 | W    | 0x00000000  | decoder control register 1(picture parameters)                    |
| VDPU_SWREG4                 | 0×0010 | W    | 0×00000000  | decoder control register 1(picture parameters)                    |
| VDPU_SWREG5                 | 0x0014 | W    | 0×00000000  | decoder control register2 (stream decoding table selects)         |
| VDPU_SWREG5_H264            | 0x0014 | W    | 0x00000000  | decoder control register2 (stream decoding table selects)         |
| VDPU_SWREG6                 | 0x0018 | W    | 0x00000000  | decoder control register 3( stream buffer information)            |
| VDPU_SWREG7                 | 0x001c | W    | 0x00000000  | decoder control register 4(H264)                                  |
| VDPU_SWREG8                 | 0x0020 | W    | 0x00000000  | decoder control register 5                                        |
| VDPU_SWREG9                 | 0x0024 | W    | 0x00000000  | decoder control register 6                                        |
| VDPU_SREG10_H264_RLC        | 0x0028 | W    | 0x00000000  | Base address for differential motion vector base address          |
| VDPU_SREG10_H264            | 0x0028 | W    | 0x00000000  | Base address for differential motion vector base address          |
| VDPU_SWREG11_H264_R<br>LC   | 0x002c | W    | 0x00000000  | decoder control register 7                                        |
| VDPU_SWREG11_H264           | 0x002c | W    | 0x00000000  | decoder control register 7                                        |
| VDPU_SWREG12                | 0x0030 | W    | 0x00000000  | Base address for RLC data (RLC) / stream start address/decoded    |
| VDPU_SWREG13                | 0x0034 | W    | 0x00000000  | Base address for decoded picture / base address for JPEG deco     |
| VDPU_SWREG14                | 0x0038 | W    | 0x00000000  | Base address for reference picture index 0 / base address for J   |
| VDPU_SWREG15_JPEG_R<br>OI   | 0x003c | W    | 0x00000000  | JPEG roi control                                                  |
| VDPU_SWREG15                | 0x003c | W    | 0x00000000  | Base address for reference picture index 1 / JPEG control         |
| VDPU_SWREG16                | 0x0040 | W    | 0x00000000  | base address for reference picture index 2 / List of VLC code len |
| VDPU_SWREG17                | 0x0044 | W    | 0x00000000  | Base address for reference picture index 3 / List of VLC code le  |

| Name                      | Offset | Size | Reset Value | •                                                             |
|---------------------------|--------|------|-------------|---------------------------------------------------------------|
| VDPU_SWREG18              | 0x0048 | W    | 0x00000000  | Base address for reference picture index 4 /MPE               |
| VDPU_SWREG19              | 0x004c | W    | 0x00000000  | Base address for reference picture index 5                    |
| VDPU_SWREG20              | 0x0050 | W    | 0×00000000  | Base address for reference picture index 6                    |
| VDPU_SWREG21              | 0x0054 | W    | 0x00000000  | Base address for reference picture index 7                    |
| VDPU_SWREG22              | 0x0058 | W    | 0x00000000  | Base address for reference picture index 8                    |
| VDPU_SWREG23              | 0x005c | W    | 0x00000000  | Base address for reference picture index 9                    |
| VDPU_SWREG24              | 0x0060 | W    | 0×00000000  | Base address for reference picture index 10                   |
| VDPU_SWREG25              | 0x0064 | W    | 0×00000000  | Base address for reference picture index 11                   |
| VDPU_SWREG26              | 0x0068 | W    | 0x00000000  | Base address for reference picture index 12                   |
| VDPU_SWREG27              | 0x006c | W    | 0×00000000  | Base address for reference picture index 13                   |
| VDPU_SWREG28              | 0×0070 | W    | 0×00000000  | Base address for reference picture index14                    |
| VDPU_SWREG29              | 0x0074 | W    | 0x00000000  | Base address for reference picture index15                    |
| VDPU_SWREG30              | 0x0078 | W    | 0x00000000  | Reference picture numbers for index 0 and 1 (H264 VLC         |
| VDPU_SWREG31              | 0x007c | W    | 0x00000000  | Reference picture numbers for index 2 and 3 (H264 VLC) /      |
| VDPU_SWREG32              | 0x0080 | W    | 0×00000000  | Reference picture numbers for index 4 and 5 (H264 VLC)        |
| VDPU_SWREG33              | 0x0084 | W    | 0x00000000  | Reference picture numbers for index 6 and 7 (H264 VLC)        |
| VDPU_SWREG34              | 0×0088 | W    | 0x00000000  | Reference picture numbers for index 8 and 9 (H264 VLC)        |
| VDPU_SWREG35_JPEG_R<br>OI | 0x008c | W    | 0x00000000  | JPEG roi offest/dc base address                               |
| VDPU_SWREG35              | 0x008c | W    | 0x00000000  | Reference picture numbers for index 10 and 11 (H264 VLC)      |
| VDPU_SWREG36              | 0x0090 | W    | 0x00000000  | Reference picture numbers for index 12 and 13 (H264 VLC)      |
| VDPU_SWREG36_JPEG_R<br>OI | 0×0090 | W    | 0x00000000  | JPEG roi offset/dc length                                     |
| VDPU_SWREG37              | 0x0094 | W    | 0x00000000  | Reference picture numbers for index 14 and 15 (H264 VLC)      |
| VDPU_SWREG38              | 0x0098 | W    | 0x00000000  | Reference picture long term flags (H264 VLC) prediction filt  |
| VDPU_SWREG38_H264         | 0x0098 | W    | 0x00000000  | Reference picture numbers for index 12 and 13 (H264 VLC)      |
| VDPU_SWREG39              | 0x009c | W    | 0x00000000  | Reference picture valid flags (H264 VLC) prediction filter ta |
| VDPU_SWREG39_H264         | 0x009c | W    | 0x00000000  | Reference picture numbers for index 12 and 13 (H264 VLC)      |
| VDPU_SWREG40              | 0x00a0 | W    | 0x00000000  | Base address for standard dependent tables                    |

| Name                 | Offset   | Size     | Reset Value | •                                                                    |
|----------------------|----------|----------|-------------|----------------------------------------------------------------------|
| VDPU_SWREG41         | 0x00a4   | W        | 0x0000000   | Base address for direct mode                                         |
|                      |          |          |             | motion vectors bi_dir initial ref pic list register                  |
| VDPU_SWREG42         | 0x00a8   | W        | 0x00000000  | (0-2) prediction filter taps                                         |
|                      |          |          |             | bi-dir initial ref pic list register                                 |
| VDPU_SWREG43         | 0x00ac   | W        | 0x00000000  | (3-5) prediction filter taps                                         |
| VDPU_SWREG44         | 0x00b0   | W        | 0x00000000  | bi-dir initial ref pic list register                                 |
| VDF0_5WKLG44         | OXOODO   | VV       | 0x0000000   | (6-8) prediction filter taps                                         |
| VDPU_SWREG45         | 0x00b4   | W        | 0x00000000  | bi-dir initial ref pic list register (9-                             |
|                      |          |          |             | 11) prediction filter taps bi-dir initial ref pic list register (12- |
| VDPU_SWREG46         | 0x00b8   | W        | 0x00000000  | 14)                                                                  |
|                      | 0.001    |          |             | bi-dir and P fwd initial ref pic list                                |
| VDPU_SWREG47         | 0x00bc   | W        | 0×00000000  | register (15 and P 0-3)                                              |
| VDPU_SWREG48         | 0x00c0   | W        | 0x00000000  | Error concealment register                                           |
| VDPU_SWREG49         | 0x00c4   | W        | 0×00000000  | Prediction filter tap register for                                   |
|                      |          |          |             | H264, MPEG4                                                          |
| VDPU_SWREG50         | 0x00c8   | W        | 0xfbb56f80  | Synthesis configuration register decoder 0 (read only)               |
|                      |          |          |             | Reference picture buffer control                                     |
| VDPU_SWREG51         | 0x00cc   | W        | 0x00000000  | register                                                             |
| VDPU_SWREG52         | 0,0040   | W        | 0x00000000  | Reference picture buffer                                             |
| VDPU_SWREG52         | 0x00d0   | VV       | 0x0000000   | information register 1 (read only)                                   |
| VDPU_SWREG53         | 0x00d4   | W        | 0×00000000  | Reference picture buffer                                             |
|                      |          | <u> </u> |             | information register 2 (read only)                                   |
| VDPU_SWREG54         | 0x00d8   | W        | 0xe5da0000  | Synthesis configuration register decoder 1 (read only)               |
|                      |          |          |             | Reference picture buffer 2 /                                         |
| VDPU_SWREG55         | 0x00dc   | W        | 0x00000000  | Advanced prefetch control register                                   |
| VDPU_SWREG56         | 0x00e0   | W        | 0x00000000  | Reference buffer information                                         |
|                      |          | VV       | 0x0000000   | register 3 (read only)                                               |
| VDPU_SWREG57_INTRA_I | 0x00e4   | W        | 0x00000000  | intra_dll3t,intra_dblspeed,inter_d                                   |
| NTER                 |          |          |             | blspeed,stream_len_hi<br>intra_dll3t,intra_dblspeed,inter_d          |
| VDPU_SWREG57         | 0x00e4   | W        | 0x00000000  | blspeed,stream_len_hi                                                |
| VIDDU CMIDECEO       | 0.00.0   |          | 0.0000000   | Decoder debug register 0 (read                                       |
| VDPU_SWREG58         | 0x00e8   | W        | 0×00000000  | only)                                                                |
| VDPU_SWREG59         | 0x00ec   | W        | 0x00000000  | H264 Chrominance 8 pixel                                             |
| _                    |          |          |             | interleaved data base                                                |
| VDPU_SWREG60         | 0x00f0   | W        | 0x0000000   | Interrupt register post-processor                                    |
| VDPU_SWREG61         | 0x00f4   | W        | 0x01010100  | Device configuration register post-processor                         |
| VDPU SWREG62         | 0x00f8   | W        | 0x00000000  | Deinterlace control register                                         |
|                      |          |          |             | base address for reading                                             |
| VDPU_SWREG63         | 0x00fc   | W        | 0x00000000  | post-processing input picture                                        |
|                      |          |          |             | uminan                                                               |
| VDDIL CWDECCA        | 0.0100   | \\\      | 0,00000000  | Base address for reading                                             |
| VDPU_SWREG64         | 0x0100   | W        | 0x00000000  | post-processing input picture<br>Cb/Ch                               |
|                      |          | <u> </u> |             | Base address for reading                                             |
| VDPU_SWREG65         | 0x0104   | W        | 0x00000000  | post-processing input picture Cr                                     |
|                      |          |          |             | Base address for writing                                             |
| VDPU_SWREG66         | 0x0108   | W        | 0x00000000  | post-processed picture                                               |
|                      | <u> </u> |          |             | luminance/RGB                                                        |

| Name          | Offset | Size | Reset Value | Description                                                 |
|---------------|--------|------|-------------|-------------------------------------------------------------|
| VDPU_SWREG67  | 0x010c | W    | 0x00000000  | Base address for writing                                    |
| VDPU_SWREGO/  | OXUIUC | VV   | 000000000   | post-processed picture Ch                                   |
| VDPU_SWREG68  | 0x0110 | W    | 0x00000000  | Register for contrast adjusting                             |
| VDPU_SWREG69  | 0x0114 | W    | 0x00000000  | Register for colour conversion and                          |
| VDF0_3WREG09  | 0.0114 | VV   | 0.00000000  | contrast adjusting                                          |
| VDPU_SWREG70  | 0x0118 | W    | 0x00000000  | Register for colour conversion 0                            |
| VDPU_SWREG71  | 0x011c | W    | 0x0000000   | Register for colour conversion 1                            |
|               |        |      |             | + rotation mode                                             |
| VDPU_SWREG72  | 0x0120 | W    | 0x00000000  | PP input size and -cropping register                        |
| VDPU_SWREG73  | 0x0124 | W    | 0x00000000  | PP input picture base address for Y bottom field            |
| VDPU_SWREG74  | 0x0128 | W    | 0x00000000  | PP input picture base for Ch bottom field                   |
| VDPU_SWREG79  | 0x013c | W    | 0x00000000  | Scaling ratio register 1 & padding for B                    |
| VDPU_SWREG80  | 0x0140 | W    | 0x00000000  | Scaling register 0 ratio & padding for R and G              |
| VDPU_SWREG81  | 0x0144 | W    | 0x00000000  | Scaling ratio register 2                                    |
| VDPU_SWREG82  | 0x0148 | W    | 0x00000000  | Rmask register                                              |
| VDPU_SWREG83  | 0x014c | W    | 0x00000000  | Gmask register                                              |
| VDPU_SWREG84  | 0x0150 | W    | 0x00000000  | Bmask register                                              |
| VDPU_SWREG85  | 0x0154 | W    | 0x00000000  | Post-processor control register                             |
| VDPU_SWREG86  | 0x0158 | W    | 0x00000000  | Mask 1 start coordinate register                            |
| VDPU_SWREG87  | 0x015c | W    | 0x00000000  | Mask 2 start coordinate register                            |
| VDPU_SWREG88  | 0x0160 | W    | 0x00000000  | Mask 1 size and PP original width register                  |
| VDPU_SWREG89  | 0x0164 | W    | 0x00000000  | Mask 2 size register                                        |
| VDPU_SWREG90  | 0x0168 | W    | 0x00000000  | PiP register 0                                              |
| VDPU_SWREG91  | 0x016c | W    | 0x00000000  | PiP register 1 and dithering control                        |
| VDPU_SWREG92  | 0x0170 | W    | 0x00000000  | Display width and PP input size extension register          |
| VDPU_SWREG93  | 0x0174 | W    | 0x00000000  | Display width and PP input size extension register          |
| VDPU_SWREG94  | 0x0178 | W    | 0x00000000  | Base address for alpha blend 2 gui component                |
| VDPU_SWREG95  | 0x017c | W    | 0x00000000  | Base address for alpha blend 2 gui component                |
| VDPU_SWREG98  | 0x0188 | W    | 0x00000000  | PP outupt width/height extension                            |
| VDPU_SWREG99  | 0x018c | W    | 0xe000f000  | PP fuse register (read only)                                |
| VDPU_SWREG100 | 0x0190 | W    | 0xff874780  | Synthesis configuration register post-processor (read only) |
| VDPU_SWREG101 | 0x0194 | W    | 0x00000000  | soft reset signals                                          |
| VDPU SWREG102 | 0x0198 | W    | 0x00000000  | vpu performance cycle                                       |
| VDPU SWREG103 | 0x019c | W    | 0x00000000  | AXI DDR READ DATA NUM                                       |
| VDPU_SWREG104 | 0x01a0 | W    | 0x00000000  | Register0000 Abstract                                       |
| VDPU_SWREG105 | 0x01a4 | W    | 0x00000000  |                                                             |
| VDPU_SWREG106 | 0x01a8 | W    | 0x00000000  |                                                             |
| VDPU_SWREG107 | 0x01ac | W    | 0x00000000  |                                                             |

| VDPU\_SWREG107 | UX01ac | W | UX00000000 | Notes: Size: **B**- Byte (8 bits) access, **HW**- Half WORD (16 bits) access, **W**-WORD (32 bits) access

| Name                 | Offset | Size | Reset Value | Description                    |
|----------------------|--------|------|-------------|--------------------------------|
| VCODEC_MMU_DTE_ADD R | 0x0000 | W    | 0x00000000  | MMU current page Table address |
| VCODEC_MMU_STATUS    | 0x0004 | W    | 0x0000018   | MMU status register            |
| VCODEC_MMU_COMMAND   | 0x0008 | W    | 0x00000000  | MMU command register           |

| Name                           | Offset | Size | Reset Value | Description                            |
|--------------------------------|--------|------|-------------|----------------------------------------|
| VCODEC_MMU_PAGE_FAU<br>LT_ADDR | UXUUUC | W    |             | MMU logical address of last page fault |
| VCODEC_MMU_ZAP_ONE_<br>LINE    | 0x0010 | W    | 0x00000000  | MMU Zap cache line register            |
| VCODEC_MMU_INT_RAW<br>STAT     | 0x0014 | W    | 0x00000000  | MMU raw interrupt status register      |
| VCODEC_MMU_INT_CLEAR           | 0x0018 | W    | 0x00000000  | MMU raw interrupt status register      |
| VCODEC_MMU_INT_MASK            | 0x001c | W    | 0x00000000  | MMU raw interrupt status register      |
| VCODEC_MMU_INT_STAT US         | 0x0020 | W    | 0x00000000  | MMU raw interrupt status register      |
| VCODEC_MMU_AUTO_GA<br>TING     | 0x0024 | W    | 0x0000001   | mmu auto gating                        |

Notes: Size: B- Byte (8 bits) access, HW- Half WORD (16 bits) access, W-WORD (32 bits) access

| Name                     | Offset | Size | <b>Reset Value</b> | Description                          |
|--------------------------|--------|------|--------------------|--------------------------------------|
| pref_cache_VERSION       | 0x0000 | W    | 0xcac20101         | VERSION register                     |
| pref_cache_SIZE          | 0x0004 | W    | 0x06110206         | L2 cache SIZE                        |
| pref_cache_STATUS        | 0x0008 | W    | 0x00000000         | Status register                      |
| pref_cache_COMMAND       | 0x0010 | W    | 0x00000000         | Command setting register             |
| pref_cache_CLEAR_PAGE    | 0x0014 | W    | 0x00000000         | clear page register                  |
| pref_cache_MAX_READS     | 0x0018 | W    | 0x0000001c         | maximum read register                |
| pref_cache_PERFCNT_SR    | 0x0020 | W    |                    | performance counter 0 source         |
| CO                       |        |      |                    | register                             |
| pref_cache_PERFCNT_VAL   | 0x0024 | W    | 0x00000000         | performance counter 0 value register |
| pref_cache_PERFCNT_SR    | 0x0028 | W    | 0x00000000         | performance counter 0 source         |
| C1                       |        |      |                    | register                             |
| pref_cache_PERFCNT_VAL 1 | 0x002c | W    | 0x00000000         | performance counter 1 value register |

Notes: Size: **B**- Byte (8 bits) access, **HW**- Half WORD (16 bits) access, **W**-WORD (32 bits) access

## 3.4.5 VDPU Detail Register Description

#### VDPU\_SWREGO\_NEW\_VERSION

Address: Operational Base + offset (0x0000)

ID register(read only)

| Bit   | Attr  | <b>Reset Value</b> | Description                                                 |
|-------|-------|--------------------|-------------------------------------------------------------|
| 31:28 | RO    | 0x0                | reserved                                                    |
|       |       |                    | major_version                                               |
| 27:24 | RO    | 0x3                | 0:1080p support                                             |
|       |       |                    | 1:2160p support                                             |
|       |       |                    | minor_version                                               |
|       |       |                    | 0: audis                                                    |
|       |       |                    | 1: audi                                                     |
| 23:16 | RO    | 0x68               | 2: maybach                                                  |
|       |       |                    | 3:audib                                                     |
|       |       |                    | ff:share memory with hevc,so should read verision from hevc |
|       |       |                    | register                                                    |
| 15:0  | RW    | 0x0000             | build                                                       |
| 15.0  | IK VV | 0.0000             | the rtl's svn num in ic server                              |

#### VDPU\_SWREG0

Address: Operational Base + offset (0x0000) Register0000 Abstract

| Bit   | Attr | <b>Reset Value</b> | Descrip                      | otion |
|-------|------|--------------------|------------------------------|-------|
| 31:16 | D\M  | 0x0000             | pro_num                      |       |
| 31.10 | IVV  | 020000             | product number               |       |
|       |      |                    | major_version                |       |
| 15:12 | RW   | 0x0                | major_version                |       |
|       |      |                    | major_version                |       |
|       |      |                    | minor_version                |       |
| 11:4  | RW   | 0x00               | minor_version                |       |
|       |      |                    | minor_version                |       |
|       |      |                    | ID_ASCII_EN                  |       |
| 3     | RW   | 0x0                | ASCII type product ID enable |       |
|       |      |                    | ASCII type product ID enable |       |
|       |      |                    | build_version                |       |
| 2:0   | RW   | 0x0                | build_version                |       |
|       |      |                    | build_version                |       |

## VDPU\_SWREG1

Address: Operational Base + offset (0x0004) interrupt register decoder

| Bit   |       | Reset Value | Description                                                            |
|-------|-------|-------------|------------------------------------------------------------------------|
|       |       |             | Description                                                            |
| 31:25 | RO    | 0x0         | reserved                                                               |
|       |       |             | sw_dec_pic_inf                                                         |
|       |       |             | B slice detected. This signal is driven high during picture ready      |
| 24    | RW    | 0x0         | interrupt if B-type slice is found. This bit does not launch interrupt |
|       |       |             | but is used to inform SW about h264 tools.                             |
|       |       |             | [note]:the h264 decoder will use these bits.                           |
| 23:19 | RO    | 0x0         | reserved                                                               |
|       |       |             | sw_dec_timeout                                                         |
|       |       |             | Interrupt status bit decoder timeout. When high the decoder 0 has      |
| 18    | RW    | 0x0         | been idling for too long. HW will self reset. Possible only if timeout |
|       |       |             | interrupt is enabled                                                   |
|       |       |             | [note]:the h264 decoder will use these bits.                           |
|       |       | RW 0x0      | sw_dec_slice_int                                                       |
|       |       |             | Interrupt status bit dec_slice_decoded. When high SW must set          |
| 17    | DW    |             | new base addresses for sw_dec_out_base and                             |
| 17    | IX VV |             | sw_jpg_ch_out_base before reseting this status bit. Used for JPEG      |
|       |       |             | snapshot modes                                                         |
|       |       |             | [note]:the JPEG decoder will use these bits.                           |
|       |       |             | sw_dec_error_int                                                       |
| 16    | RW    |             | Interrupt status bit input stream error. When high, an error is found  |
| 1.0   | IXVV  |             | in input data stream decoding. HW will self reset.                     |
|       |       |             | [note]:the h264 decoder will use these bits.                           |

| Bit  | Attr | Reset Value | Description                                                          |
|------|------|-------------|----------------------------------------------------------------------|
|      |      |             | sw_dec_aso_int                                                       |
|      |      |             | Interrupt status bit ASO (Arbitrary Slice Ordering) detected.When    |
| 15   | RW   | 0x0         | high, ASO detected in input data stream decoding. HW will self       |
|      |      |             | reset.                                                               |
|      |      |             | [note]:the h264 decoder will use these bits.                         |
|      |      |             | sw_dec_buffer_int                                                    |
|      |      |             | Interrupt status bit input buffer empty. When high, input            |
| 14   | RW   | 0x0         | stream buffer is empty but picture is not ready. HW will not self    |
|      |      |             | reset.                                                               |
|      |      |             | [note]:the h264 decoder will use these bits.                         |
|      |      |             | sw_dec_bus_int                                                       |
| 13   | RW   | 0×0         | Interrupt status bit bus. Error response from bus. HW will self      |
|      |      |             | reset                                                                |
|      |      |             | [note]:the h264 decoder will use these bits.                         |
|      |      |             | sw_dec_rdy_int                                                       |
| 12   | RW   | 0x0         | Interrupt status bit decoder. When this bit is high decoder has      |
|      |      | OXO .       | decoded a picture. HW will self reset.                               |
|      |      |             | [note]:the h264 decoder will use these bits.                         |
| 11:9 | RO   | 0x0         | reserved                                                             |
|      |      |             | sw_dec_irq                                                           |
| 8    | RW   | 0x0         | Decoder IRQ. When high, decoder requests an interrupt. SW will       |
|      |      |             | reset this after interrupt is handled.                               |
|      | D.O. |             | [note]:the h264 decoder will use these bits.                         |
| 7:5  | RO   | 0x0         | reserved                                                             |
|      |      |             | sw_dec_irq_dis                                                       |
|      | D)4/ |             | Decoder IRQ disable. When high, there are no interrupts              |
| 4    | RW   | 0x0         | concerning decoder from HW. Polling must be used to see the          |
|      |      |             | interrupt statuses.                                                  |
| 2.4  | D.O. | 0.0         | [note]:the h264 decoder will use these bits.                         |
| 3:1  | RO   | 0x0         | reserved                                                             |
|      |      |             | sw_dec_en                                                            |
|      |      |             | decoder enable.                                                      |
| 0    | RW   | 0×0         | Decoder enable. Setting this bit high will start the decoding        |
|      |      |             | operation. HW will reset this when picture is processed or ASO or    |
|      |      |             | stream error is detected or bus error or timeout interrupt is given. |
|      |      |             | [note]:the h264 decoder will use these bits.                         |

## VDPU\_SWREG2

Address: Operational Base + offset (0x0008)

device configuration register decoder

| Bit   | Attr  | Reset Value | Description                                              |
|-------|-------|-------------|----------------------------------------------------------|
|       |       |             | sw_dec_axi_rd_id                                         |
| 31:24 | DW/   | 0x01        | Read ID used for decoder reading services in AXI bus (if |
| 31.24 | IT VV | 0001        | connected to AXI)                                        |
|       |       |             | [note]:the h264 decoder will use these bits.             |

| Bit   | Attr   | Reset Value | Description                                                        |
|-------|--------|-------------|--------------------------------------------------------------------|
|       |        |             | sw_dec_timeout_e                                                   |
|       | D) 4 / |             | Timeout interrupt enable. If enabled HW may return timeout         |
| 23    | RW     | 0x0         | interrupt in case HW gets stucked while decoding picture.          |
|       |        |             | [note]:the h264 decoder will use these bits.                       |
|       |        |             | sw_dec_strswap32_e                                                 |
|       |        |             | Decoder input 32bit data swap for stream data (may be used for 64  |
|       |        |             | bit environment):                                                  |
|       |        |             | 0 = no swapping of 32 bit words                                    |
| 22    | RW     | 0x0         | 1 = 32 bit data words are swapped (needed in 64 bit environment    |
|       |        |             | to achieve 7-6-5-4-3-2-1-0 byte order(also little endian should be |
|       |        |             | enabled))                                                          |
|       |        |             | [note]:the h264 decoder will use these bits.                       |
|       |        |             | sw_dec_strendian_e                                                 |
|       |        |             | Decoder input endian mode for stream data:                         |
| 21    | RW     | 0x0         | 0 = Big endian (0-1-2-3 order)                                     |
|       |        |             | 1 = Little endian (3-2-1-0 order)                                  |
|       |        |             | [note]:the h264 decoder will use these bits.                       |
|       |        |             | sw_dec_inswap32_e                                                  |
|       |        |             | Decoder input 32bit data swap for other than stream data           |
|       |        |             | (may be used for 64 bit environment):                              |
| 20    | D) 4 / |             | 0 = no swapping of 32 bit words                                    |
| 20    | RW     | 0x0         | 1 = 32 bit data words are swapped (needed in 64 bit environment    |
|       |        |             | to achieve 7-6-5-4-3-2-1-0 byte order(also little endian should be |
|       |        |             | enabled))                                                          |
|       |        |             | [note]:the h264 decoder will use these bits.                       |
|       |        |             | sw_dec_outswap32_e                                                 |
|       |        |             | Decoder output 32bit data swap (may be used for 64 bit             |
|       |        |             | environment):                                                      |
| 10    | DW     | V 0×0       | 0 = no swapping of 32 bit words                                    |
| 19    | RW     |             | 1 = 32 bit data words are swapped (needed in 64 bit environment    |
|       |        |             | to achieve 7-6-5-4-3-2-1-0 byte order(also little endian should be |
|       |        |             | enabled))                                                          |
|       |        |             | [note]:the h264 decoder will use these bits.                       |
|       |        |             | sw_dec_data_disc_e                                                 |
| 10    | RW     | 0×0         | Data discard enable. Precise burst lengths are used with reading   |
| 18 RW | RVV    | UXU         | services. Extra data is discarded internally.                      |
| X     |        |             | [note]:the h264 decoder will use these bits.                       |
|       |        |             | sw_tiled_mode_msb                                                  |
|       |        |             | Tiled mode msb. Concanated to Tiled mode lsb which form 2 bit      |
|       |        |             | tiled mode. Definition of tiledmode:                               |
| 17    | RW     | 0×0         | 0 = Tiled mode not enabled                                         |
|       |        |             | 1 = Tiled mode enabled for 8x4 tile size                           |
|       |        |             | 2,3 Reserved                                                       |
|       |        |             | [note]:the h264 decoder will use these bits.                       |

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                     |
|-------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |      |             | sw_dec_latency  Decoder master interface additional latency. Can be used to slow down decoder HW between services in steps of 8 clock cycles:  0 = no latency                                                                                                                                   |
| 16:11 | RW   | 0×00        | <ul> <li>1 = minimum 8 cycles of IDLE between services</li> <li>2 = minimum 16 cycles of IDLE between services</li> <li></li> <li>63 = minimum latency of 504 cycles of IDLE between services</li> </ul>                                                                                        |
|       |      |             | [note]:the h264 decoder will use these bits. sw_dec_clk_gate_e                                                                                                                                                                                                                                  |
| 10    | RW   | 0×1         | Decoder dynamic clock gating enable:  0 = Clock is running for all structures  1 = Clock is gated for decoder structures that are not used  Note: Clock gating value can be changed only when decoder is disabled                                                                               |
| 9     | RW   | 0×0         | sw_dec_in_endian  Decoder input endian mode for other than stream data:  0 = Big endian (0-1-2-3 order)  1 = Little endian (3-2-1-0 order)  [note]:the h264 decoder will use these bits.                                                                                                        |
| 8     | RW   | 0×0         | sw_dec_out_endian  Decoder output endian mode:  0 = Big endian (0-1-2-3 order)  1 = Little endian (3-2-1-0 order)  [note]:the h264 decoder will use these bits.                                                                                                                                 |
| 7     | RW   | 0x0         | sw_tiled_mode_lsb Tiled mode lsb. Concanated to Tiled mode msb which form 2 bit tiled mode. Defined in tiled_mode_msb [note]:the h264 decoder will use these bits.                                                                                                                              |
| 6     | RW   | 0x0         | sw_dec_adv_pre_dis Advanced PREFETCH mode disable (advanced reference picture reading mode for video) [note]:the h264 decoder will use these bits.                                                                                                                                              |
| 5     | RW   | 0x0         | sw_dec_scmd_dis AXI Single Command Multiple Data 0 disable. (where only the first addresses of the burst are given from address generator). This bit is used to disable the feature (possible SW workaround if something is not working correctly) [note]:the h264 decoder will use these bits. |
| 4:0   | RW   | 0x00        | sw_dec_max_burst Maximum burst length for decoder bus transactions. Valid values: AXI: 1-16 [note]:the h264 decoder will use these bits.                                                                                                                                                        |

## VDPU\_SWREG3

Address: Operational Base + offset (0x000c)
Device control register 0(decmode, picture type etc)

| Bit   |      | Reset Value | Description                                                  |
|-------|------|-------------|--------------------------------------------------------------|
|       |      |             | sw_dec_mode                                                  |
|       |      |             | Decoding mode:                                               |
|       |      |             | 0 = H.264,                                                   |
|       |      |             | 1 = MPEG-4,                                                  |
|       |      |             | 2 = H.263,                                                   |
| 31:28 | RW   | 0x0         | 3 = JPEG,                                                    |
|       |      |             | 5 = MPEG-2,                                                  |
|       |      |             | 6 = MPEG-1,                                                  |
|       |      |             | others = reserved                                            |
|       |      |             | [note]:all the decoder mode will use these bits.             |
|       |      |             | sw_rlc_mode_e                                                |
|       |      |             | RLC mode enable:                                             |
|       |      |             | 1 = HW decodes video from RLC input data + side information  |
| 27    | DW   | 00          | (Differential MV's, separate DC coeffs, Intra 4x4 modes, MB  |
| 27    | RW   | 0x0         | control). Valid only for H.264 Baseline and MPEG- 4 SP.      |
|       |      |             | 0 = HW decodes video from bit stream (VLC mode) + side       |
|       |      |             | information                                                  |
|       |      |             | [note]:the h264 and MPEG4 decoder will use these bits.       |
| 26    | RW   | 0x0         | sw_skip_mode                                                 |
| 25    | RW   | 0x0         | reserved                                                     |
|       |      | 0×0         | sw_pjpeg_e                                                   |
| 24    | RW   |             | Progressive JPEG enable:                                     |
| 27    | IXVV |             | 0 = baseline JPEG                                            |
|       |      |             | 1 = progressive JPEG                                         |
|       |      |             | sw_pic_interlace_e                                           |
|       |      |             | Coding mode of the current picture:                          |
| 23    | RW   | 0x0         | 0 = progressive                                              |
|       |      |             | 1 = interlaced                                               |
|       |      |             | [note]:the h264 decoder will use these bits.                 |
|       |      |             | sw_pic_fieldmode_e                                           |
|       |      |             | Structure of the current picture (residual structure)        |
| 22    | RW   | 0x0         | 0 = frame structure, this means MBAFF structured picture for |
|       |      |             | interlaced sequence                                          |
|       |      |             | 1 = field structure                                          |
| X     |      |             | [note]:the h264 decoder will use these bits.                 |
|       |      |             | sw_pic_b_e                                                   |
|       |      |             | B picture enable for current picture:                        |
| 21    | RW   | 0×0         | 0=picture type is I or P depending on sw_pic_inter_e         |
|       |      |             | 1=picture type is BI (vc1)/D (mpeg1) or B depending on       |
|       |      |             | sw_pic_inter_e (not valid for H264 since its slice based     |
|       |      |             | information)                                                 |

| Bit | Attr | Reset Value | Description                                                        |
|-----|------|-------------|--------------------------------------------------------------------|
|     |      |             | sw_pic_inter_e                                                     |
| 20  | DVV  |             | Picture type.                                                      |
| 20  | RW   | 0x0         | 1= Inter type (P)                                                  |
|     |      |             | 0= Intra type (I) See also sw_pic_b_e                              |
|     |      |             | sw_pic_topfield_e                                                  |
|     |      |             | If field structure is enabled this bit informs which one of the    |
| 10  | DW   | 0.40        | fields is being decoded:                                           |
| 19  | RW   | 0x0         | 0 = bottom field                                                   |
|     |      |             | 1 = top field                                                      |
|     |      |             | [note]:the h264 decoder will use these bits.                       |
|     |      |             | sw_fwd_interlace_e                                                 |
|     |      |             | Coding mode of forward reference picture:                          |
| 18  | RW   | 0x0         | 0 = progressive                                                    |
| 10  | KVV  | UXU         | 1 = interlaced                                                     |
|     |      |             | Note: for backward reference picture the coding mode is always     |
|     |      |             | same as for current picture.                                       |
| 17  | RW   | 0x0         | reserved                                                           |
|     |      |             | sw_ref_topfield_e                                                  |
|     |      |             | Indicates which field should be used as reference if sw_ref_frames |
| 16  | RW   | 0×0         | = 0                                                                |
|     |      |             | 0 = bottom field                                                   |
|     |      |             | 1 = top field                                                      |
|     |      |             | used only in VC-1 mode                                             |
|     |      |             | sw_dec_out_dis                                                     |
|     |      |             | Disable decoder output picture writing:                            |
| 15  | RW   | 0x0         | 0 = Decoder output picture is written to external memory           |
|     |      |             | 1 = Decoder output picture is not written to external memory       |
|     |      |             | [note]:the h264 decoder will use these bits.                       |
|     |      |             | sw_filtering_dis                                                   |
| 1   |      |             | De-block filtering disable                                         |
| 14  | RW   | 0x0         | 1 = filtering is disabled for current picture                      |
|     |      |             | 0 = filtering is enabled for current picture                       |
|     |      | <b>\</b>    | [note]:the h264 decoder will use these bits.                       |
|     |      |             | sw_pic_fixed_quant                                                 |
|     |      |             | sw_pic_fixed_quant (DEC mode is VC-1 and AVS)                      |
| 12  | DVA  | 00          | 0 = Quantization parameter can vary inside picture                 |
| 13  | RW   | 0x0         | 1 = Quantization parameter is fixed (pquant)                       |
|     |      |             | sw_mvc_e(DEC mode is H264)                                         |
|     |      |             | multi view coding enable. Possible for H264 only                   |
|     |      |             | [note]:the h264 decoder will use these bits.                       |

| Bit | Attr | Reset Value | Description                                                       |
|-----|------|-------------|-------------------------------------------------------------------|
|     |      |             | sw_write_mvs_e                                                    |
|     |      |             | Direct mode motion vector write enable for current picture /      |
|     |      |             | MPEG2 motion vector write enable for error concealment purposes:  |
|     |      |             | 0 = writing disabled for current picture                          |
| 12  | RW   | 0x0         | 1 = the direct mode motion vectors are written to extrenal        |
| 12  | KVV  | UXU         | memory. H264 direct mode motion vectors are written to DPB aside  |
|     |      |             | with the corresponding reference picture. Other decoding mode dir |
|     |      |             | mode mvs are written to external memory starting from             |
|     |      |             | sw_dir_mv_base                                                    |
|     |      |             | [note]:the h264 decoder will use these bits.                      |
|     |      |             | sw_reftopfirst_e                                                  |
|     |      |             | Indicates which FWD reference field has been decoded first.       |
| 11  | RW   | 0x0         | 0 = FWD reference bottom field                                    |
|     |      |             | 1 = FWD reference top field                                       |
|     |      |             | [note]:the h264 decoder will use these bits.                      |
|     |      |             | sw_seq_mbaff_e                                                    |
| 10  | RW   | 0x0         | Sequence includes MBAFF coded pictures                            |
|     |      |             | [note]:the h264 decoder will use these bits.                      |
|     |      |             | sw_picord_count_e                                                 |
|     |      |             | h264_high config: Picture order count table read enable. If       |
| 9   | RW   | 0x0         | enabled HW will read picture order counts from memory in          |
|     |      |             | the beginning of picture                                          |
|     |      |             | [note]:the h264 decoder will use these bits.                      |
|     |      |             | sw_dec_timeout_mode                                               |
|     |      |             | dec timeout mode selset                                           |
| 8   | RW   | 0x0         | when 1'b0,timeout cycle is 181'b1                                 |
|     |      |             | when 1'b1,timeout cycle is 221'b1                                 |
|     |      |             | [note]:the h264 decoder will use these bits.                      |
|     |      |             | sw_dec_axi_wr_id                                                  |
| 7:0 | RW   | 0x01        | Write ID used for decoder writing services in AXI bus (if         |
|     |      |             | connected to AXI)                                                 |
|     |      |             | [note]:the h264 decoder will use these bits.                      |

# VDPU\_SWREG4\_H264

Address: Operational Base + offset (0x0010) decoder control register 1(picture parameters)

| Bit   | Attr | <b>Reset Value</b> | Description                                                 |
|-------|------|--------------------|-------------------------------------------------------------|
| Ì     |      |                    | sw_pic_mb_width                                             |
| 31:23 | RW   | 0x000              | Picture width in macroblocks = ((width in pixels + 15) /16) |
|       |      |                    | [note]:the h264 decoder will use these bits.                |
| 22:19 | RO   | 0x0                | reserved                                                    |

| Bit   | Attr | <b>Reset Value</b> | Description                                                            |
|-------|------|--------------------|------------------------------------------------------------------------|
|       |      |                    | sw_pic_mb_height_p                                                     |
|       |      |                    | Picture height in macroblocks =((height in pixels+15)/16).             |
| 18:11 | RW   | 0x00               | Picture height is informed as size of the (progressive) frame also for |
|       |      |                    | single field (of interlaced content) is being decoded                  |
|       |      |                    | [note]:the h264 decoder will use these bits.                           |
| 10:5  | RO   | 0x0                | reserved                                                               |
|       |      |                    | sw_ref_frames                                                          |
| 4:0   | RW   | 0x00               | 264: num_ref_frames, maximum number of short and long                  |
|       |      |                    | term reference frames in decoded picture buffer.                       |

#### VDPU\_SWREG4

Address: Operational Base + offset (0x0010) decoder control register 1(picture parameters)

| Bit   |    | Reset Value | Description                                                                                                                                                                                                |
|-------|----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:23 | RW | 0x000       | sw_pic_mb_width Picture width in macroblocks = ((width in pixels + 15) /16)                                                                                                                                |
| 22:19 | RW | 0×0         | sw_mb_width_off The amount of meaningfull horizontal pixels in last MB (width offset) 0 if exactly 16 pixels multiple picture and all the horizontal pixels in last MB are meaningfull                     |
| 18:11 | RW | 0×00        | sw_pic_mb_height_p Picture height in macroblocks =((height in pixels+15)/16). Picture height is informed as size of the (progressive) frame also for single field (of interlaced content) is being decoded |
| 10:7  | RW | 0x0         | sw_mb_height_off The amount of menaingfull vertical pixels in last MB (height offset 0 if exactly 16 pixels multiple picture and all the vertical pixels in last MB are meaningfull                        |
| 6     | RW | 0x0         | sw_alt_scan_e indicates alternative vertical scan method used for interlacedd frames                                                                                                                       |
| 5:3   | RW | 0×0         | sw_pic_mb_w_ext Picture mb width extension. If sw_pic_mb_width does not fit tod 9 bits then these bits are used to increase the range upto 11 bits (used as 3 msb)                                         |
| 2:0   | RW | 0×0         | sw_pic_mb_h_ext Picture mb height extension. If sw_pic_mb_height_p does not fit to 9 bits then these bits are used to increase the range upto 11 bits (used as 3 msb)                                      |

### VDPU\_SWREG5

Address: Operational Base + offset (0x0014)

decoder control register2 (stream decoding table selects)

| Bit | Attr | <b>Reset Value</b> | Description |
|-----|------|--------------------|-------------|
|-----|------|--------------------|-------------|

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                                                  |
|-------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:26 | RW   | 0×00               | sw_strm_start_bit Exact bit of stream start word where decoding can be started (assosiates with sw_rlc_vlc_base)                                                                                                                                                             |
| 25    | RW   | 0×0                | sw_sync_marker_e Sync markers enable: '0' = synch markers are not used, '1' = synch markers are used. For progressive JPEG this indicates that there are restart markers in the stream after restart interval steps                                                          |
| 24    | RW   | 0×0                | <pre>sw_type1_quant_e MPEG4: Type 1 quantization enable '0' = type 2 inverse Q method '1' = type 1 inverse Q method (Q-tables used) H264 (h264_high config:): scaling matrix enable: '0' = normal transform '1' = use scaling matrix for transform (read from external</pre> |
| 23:19 | RW   | 0×00               | sw_ch_qp_offset<br>Chroma Qp filter offset. (For H.264 this offset concerns Cb only)                                                                                                                                                                                         |
| 18:14 | RW   | 0×00               | sw_ch_qp_offset2<br>Chroma Qp filter offset for cr type                                                                                                                                                                                                                      |
| 13:1  | RO   | 0x0                | reserved                                                                                                                                                                                                                                                                     |
| 0     | RW   | 0×0                | sw_fieldpic_flag_e Flag for streamd that field_pic_flag exists in stream                                                                                                                                                                                                     |

## VDPU\_SWREG5\_H264

Address: Operational Base + offset (0x0014) decoder control register2 (stream decoding table selects)

|       |        |             | (Stream decoding table selects)                                   |
|-------|--------|-------------|-------------------------------------------------------------------|
| Bit   | Attr   | Reset Value | Description                                                       |
|       |        |             | sw_strm_start_bit                                                 |
| 31:26 | RW     | 0x00        | Exact bit of stream start word where decoding can be started      |
|       |        |             | (assosiates with sw_rlc_vlc_base)                                 |
| 25    | RO     | 0x0         | reserved                                                          |
|       |        |             | sw_type1_quant_e                                                  |
|       |        |             | MPEG4: Type 1 quantization enable                                 |
|       |        |             | '0' = type 2 inverse Q method                                     |
| 24    | RW     | 0×0         | '1' = type 1 inverse Q method (Q-tables used) H264 (h264_high     |
|       |        |             | config:): scaling matrix enable:                                  |
|       |        |             | '0' = normal transform                                            |
|       |        |             | '1' = use scaling matrix for transform (read from external        |
| 23:19 | D\M    | RW 0×00     | sw_ch_qp_offset                                                   |
| 23.19 | KVV    | UXUU        | Chroma Qp filter offset. (For H.264 this offset concerns Cb only) |
| 18:14 | DW     | 0x00        | sw_ch_qp_offset2                                                  |
| 10.14 | FC V V | UXUU        | Chroma Qp filter offset for cr type                               |
| 13:1  | RO     | 0x0         | reserved                                                          |
| 0     | DW     | 0.40        | sw_fieldpic_flag_e                                                |
| 0     | RW     | 0x0         | Flag for streamd that field_pic_flag exists in stream             |

#### VDPU\_SWREG6

Address: Operational Base + offset (0x0018)

decoder control register 3( stream buffer information)

| Bit   |    | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RW | 0×0         | <pre>sw_start_code_e Bit for indicating stream start code existence: '0' = stream doesn't contain start codes '1' = stream contains start codes [note]:the h264 decoder will use these bits.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 30:25 | RW | 0×00        | sw_init_qp Initial value for quantization parameter (picture quantizer). [note]:the h264 decoder will use these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 24    | RW | 0×0         | sw_ch_8pix_ileav_e Enable for additional chrominance data format writing where decoder writes chrominance in group of 8 pixels of Cb and then corresponding 8 pixels of Cr. Data is written to sw_dec_ch8pix_base. Cannot be used if tiled mode is enabled [note]:the h264 decoder will use these bits.                                                                                                                                                                                                                                                                                                             |
| 23:0  | RW | 0×000000    | sw_stream_len Amount of stream data bytes in input buffer. If the given buffer size is not enough for finishing the picture the corresponding interrupt is given and new stream buffer base address and stream buffer size information should be given (assosiates with sw_rlc_vlc_base). For VC-1 the buffer must include data for one picture/slice of the picture For H264/MPEG4/H263/MPEG2/MPEG1 the buffer must include at least data for one slice of the picture For JPEG the buffer size must be a multiple of 256 bytes or the amount of data for onepicture. [note]:the h264 decoder will use these bits. |

### VDPU\_SWREG7

Address: Operational Base + offset (0x001c) decoder control register 4(H264, VC-1 control)

| Bit | Attr | <b>Reset Value</b> | Description                                   |
|-----|------|--------------------|-----------------------------------------------|
|     |      |                    | sw_cabac_e                                    |
| 31  | RW   | 0x0                | CABAC enable                                  |
|     |      |                    | [note]:the h264 decoder will use these bits.  |
|     | RW   | W 0x0              | sw_blackwhite_e                               |
| 20  |      |                    | '0' = 4:2:0 sampling format                   |
| 30  |      |                    | '1' = 4:0:0 sampling format (H264 monochroma) |
|     |      |                    | [note]:the h264 decoder will use these bits.  |

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                |
|-------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29    | RW   | 0x0         | sw_dir_8x8_infer_e Specifies the method to use to derive luma motion vectors in B_skip, B_Direct_16x16 and B_direct_8x8_inference_flag (see direct_8x8_inference flag) [note]:the h264 decoder will use these bits.                                                                                        |
| 28    | RW   | 0×0         | sw_weight_pred_e Weighted prediction enable for P slices [note]:the h264 decoder will use these bits.                                                                                                                                                                                                      |
| 27:26 | RW   | 0×0         | sw_weight_bipr_idc weighted prediction specification for B slices: "00" = default weighted prediction is aplied to B slices "01" = explicit weighted prediction shall be applied to B slices "10" = implicit weighted prediction shall be applied to B slices [note]:the h264 decoder will use these bits. |
| 25:21 | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                                                   |
| 20:16 | RW   | 0x00        | sw_framenum_len H.264: Bit length of frame_num in data stream [note]:the h264 decoder will use these bits.                                                                                                                                                                                                 |
| 15:0  | RW   | 0x0000      | sw_framenum current frame_num, used to identify short-term reference frames. Used in reference picture reordering [note]:the h264 decoder will use these bits.                                                                                                                                             |

## VDPU\_SWREG8

Address: Operational Base + offset (0x0020) decoder control register 5(H264 control)

|     | decoder control register 3 |             |                                                                                                                                                                                                                                           |
|-----|----------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Attr                       | Reset Value | Description                                                                                                                                                                                                                               |
| 31  | RW                         | 0x0         | sw_const_intra_e constrained_intra_pred_flag equal to 1 specifies that intra prediction uses only neighbouring intra macroblocks in prediction. When equal to 0 also neighbouring inter macroblocks are used in intra prediction process. |
|     |                            |             | [note]:the h264 decoder will use these bits.                                                                                                                                                                                              |
|     |                            |             | sw_filt_ctrl_pres deblocking_filter_control_present_flag indicates whether extra                                                                                                                                                          |
| 30  | RW                         | / 0×0       | variables controlling characteristics of the deblocking filter are                                                                                                                                                                        |
|     |                            |             | present in the slice header. [note]:the h264 decoder will use these bits.                                                                                                                                                                 |
|     |                            | W 0×0       | sw_rdpic_cnt_pres                                                                                                                                                                                                                         |
| 29  | RW                         |             | redundant_pic_cnt_present_flag specifies whether                                                                                                                                                                                          |
|     |                            |             | redundant_pic_cnt syntax elements                                                                                                                                                                                                         |
|     |                            |             | [note]:the h264 decoder will use these bits.                                                                                                                                                                                              |

| Bit   | Attr | <b>Reset Value</b> | Description                                                         |
|-------|------|--------------------|---------------------------------------------------------------------|
|       |      |                    | sw_8x8trans_flag_e                                                  |
| 28    | RW   | 0x0                | 8x8 transform flag enable for stream decoding                       |
|       |      |                    | [note]:the h264 decoder will use these bits.                        |
|       |      |                    | sw_refpic_mk_len                                                    |
| 27:17 | RW   | 0x000              | Length of decoded reference picture marking bits                    |
|       |      |                    | [note]:the h264 decoder will use these bits.                        |
|       |      |                    | sw_idr_pic_e                                                        |
| 16    | RW   | 0x0                | IDR (instantaneous decoding refresh) picture flag.                  |
|       |      |                    | [note]:the h264 decoder will use these bits.                        |
|       |      |                    | sw_idr_pic_id                                                       |
| 15:0  | RW   | 0x0000             | idr_pic_id, identifies IDR (instantaneous decoding refresh) picture |
|       |      |                    | [note]:the h264 decoder will use these bits.                        |

#### VDPU\_SWREG9

Address: Operational Base + offset (0x0024)

decoder control register 6

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                          |
|-------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | RW   | 0x00        | sw_pps_id pic_parameter_set_id, identifies the picture parameter set that is referred to in                                                                                                                                          |
|       |      |             | the slice header. [note]:the h264 decoder will use these bits.                                                                                                                                                                       |
| 23:19 | RW   | 0×00        | sw_refidx1_active pecifies the maximum reference index that can be used while decoding inter predicted macro blocks. [note]:the h264 decoder will use these bits.                                                                    |
| 18:14 | RW   | 0x00        | sw_refidx0_active Specifies the maximum reference index that can be used while decoding inter predicted macro blocks. This is same as in previous decoders (width increased with q bit) [note]:the h264 decoder will use these bits. |
| 13:8  | RO   | 0x0         | reserved                                                                                                                                                                                                                             |
| 7:0   | RW   | 0×00        | sw_poc_length Length of picture order count field in stream [note]:the h264 decoder will use these bits.                                                                                                                             |

## VDPU\_SREG10\_H264\_RLC

Address: Operational Base + offset (0x0028)

Base address for differential motion vector base address

| Bit  | Attr | <b>Reset Value</b> | Description                                                   |
|------|------|--------------------|---------------------------------------------------------------|
|      |      |                    | sw_diff_mv_base                                               |
| 31:2 | RW   | 0x00000000         | for H264 and MPEG4, RLC mode: Differential motion vector base |
|      |      |                    | address.                                                      |
| 1:0  | RO   | 0x0                | reserved                                                      |

#### VDPU\_SREG10\_H264

Address: Operational Base + offset (0x0028)

Base address for differential motion vector base address

| Bit   | Attr | Reset Value | Description                                                            |
|-------|------|-------------|------------------------------------------------------------------------|
| 31:30 | RO   | 0x0         | reserved                                                               |
| 29:25 | RW   | 0×00        | sw_pinit_rlist_f9 initial reference picture list for P forward picid 9 |
| 24:20 | RW   | 0×00        | sw_pinit_rlist_f8 initial reference picture list for P forward picid 8 |
| 19:15 | RW   | 0×00        | sw_pinit_rlist_f7 initial reference picture list for P forward picid 7 |
| 14:10 | RW   | 0×00        | sw_pinit_rlist_f6 initial reference picture list for P forward picid 6 |
| 9:5   | RW   | 0×00        | sw_pinit_rlist_f5 initial reference picture list for P forward picid 5 |
| 4:0   | RW   | 0x00        | sw_pinit_rlist_f4 initial reference picture list for P forward picid 4 |

#### VDPU\_SWREG11\_H264\_RLC

Address: Operational Base + offset (0x002c)

decoder control register 7

| Bit  | Attr | <b>Reset Value</b> | Description                                                                 |
|------|------|--------------------|-----------------------------------------------------------------------------|
| 31:2 | RW   |                    | sw_i4x4_or_dc_base RLC mode: H.264: Intra prediction 4x4 mode base address. |
|      |      |                    | RLC mode: MPEG-4: DC component base address.                                |
| 1:0  | RO   | 0x0                | reserved                                                                    |

#### VDPU\_SWREG11\_H264

Address: Operational Base + offset (0x002c)

decoder control register 7

| Bit   | Attr | Reset Value | Descri                                                  | iption           |
|-------|------|-------------|---------------------------------------------------------|------------------|
| 31:30 | RO   | 0x0         | reserved                                                |                  |
| 29:25 | RW   | 0×00        | sw_pinit_rlist_f15 Initial reference picture list for P | forward picid 15 |
| 24:20 | RW   | 0×00        | sw_pinit_rlist_f14 Initial reference picture list for P | forward picid 14 |
| 19:15 | RW   | 0×00        | sw_pinit_rlist_f13 Initial reference picture list for P | forward picid 13 |
| 14:10 | RW   | 0×00        | sw_pint_rlist_f12 Initial reference picture list for P  | forward picid 12 |
| 9:5   | RW   | 0×00        | sw_pint_rlist_f11 Initial reference picture list for P  | forward picid 11 |
| 4:0   | RW   | 0×00        | sw_pint_rlist_f10 Initial reference picture list for P  | forward picid 10 |

#### VDPU\_SWREG12

Address: Operational Base + offset (0x0030)

Base address for RLC data (RLC) / stream start address/decoded

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2 | RW   | 0×00000000         | sw_rlc_vlc_base RLC mode: Base address for RLC data (swreg3.sw_rlc_mode_e = 1). VLC mode: Stream start address / end addr+I288ess with byte precision (swreg4.rlc_mode_en = 0), start bit number in swreg5.stream_start_bit. When sw_dec_buffer_int is high or sw_dec_e is low this register contains HW return value of last_byte_address (not valid for jpeg) where stream has been read (and used) in accuracy of byte. For debug purposses the last_byte_address is also written when stream error/ASO is detected even though it may not be accurate. [note]:the h264 decoder will use these bits. |
| 1:0  | RO   | 0x0                | reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### VDPU\_SWREG13

Address: Operational Base + offset (0x0034)

Base address for decoded picture / base address for JPEG deco

| Bit  | Attr | <b>Reset Value</b> | Description                                                        |
|------|------|--------------------|--------------------------------------------------------------------|
|      |      |                    | sw_dec_out_base                                                    |
|      |      |                    | Video: Base address for decoder output picture. Points directly to |
| 31:2 | RW   | 0x00000000         | start of decoder output picture or field.                          |
|      |      |                    | JPEG snapshot: Base address for decoder output luminance picture   |
|      |      |                    | [note]:the h264 decoder will use these bits.                       |
| 1:0  | RO   | 0x0                | reserved                                                           |

### VDPU\_SWREG14

Address: Operational Base + offset (0x0038)

Base address for reference picture index 0 / base address for J

| Bit  | Attr | <b>Reset Value</b> | Description                                                    |
|------|------|--------------------|----------------------------------------------------------------|
|      |      |                    | sw_refer0_base                                                 |
| 31:2 | DW   | 0x00000000         | Base address for reference picture index 0. See picture index  |
| 31.2 | KVV  | 00000000           | definition from toplevel_sp                                    |
|      |      |                    | [note]:the h264 decoder will use these bits.                   |
|      |      |                    | sw_refer0_field_e                                              |
|      |      |                    | Refer picture consist of single fields or frame:               |
| 1    | RW   | 0x0                | '0' = reference picture consists of frame                      |
|      |      |                    | '1' = reference picture consists of fields                     |
|      |      |                    | [note]:the h264 decoder will use these bits.                   |
|      |      |                    | sw_refer0_topc_e                                               |
|      |      |                    | Which field of reference picture is closer to current picture: |
| 0    | RW   | 0x0                | '0' = bottom field is closer to current picture                |
|      |      |                    | '1' = top field is closer to current picture                   |
|      |      |                    | [note]:the h264 decoder will use these bits.                   |

**VDPU\_SWREG15\_JPEG\_ROI**Address: Operational Base + offset (0x003c)

JPEG roi control

| Bit   | Attr |     | Description                                                  |
|-------|------|-----|--------------------------------------------------------------|
| 31:20 | RO   | 0x0 | reserved                                                     |
|       |      |     | sw_jpegroi_in_endian                                         |
|       |      |     | jpeg offset input endian                                     |
| 19    | RW   | 0x0 | sw_jpegroi_in_endian                                         |
|       |      |     | 0 = big endian  (0-1-2-3  order)                             |
|       |      |     | 1 = little endian (3-2-1-0 order)                            |
|       |      |     | sw_jpegroi_in_swap32                                         |
|       |      |     | jpeg offset input 32-bit swap                                |
|       |      |     | sw_jpegroi_in_swap32                                         |
| 18    | RW   | 0x0 | 0: no swapping of 32 bit words                               |
|       |      |     | 1: 32bit data words are swapped (needed in 64 bit            |
|       |      |     | environment to achieve 7-6-5-4-3-2-1 byte order (also little |
|       |      |     | endian should be enabled)                                    |
|       |      |     | sw_roi_sample_size                                           |
|       |      |     | ROI MB num sample each time                                  |
|       |      |     | ROI MB num sample each time                                  |
| 17:16 | RW   | 0x0 | 00:1                                                         |
|       |      |     | 01:8                                                         |
|       |      |     | 10:16                                                        |
|       |      |     | 11:8                                                         |
|       |      |     | sw_roi_distance                                              |
| 15:12 | RW   | 0x0 | roi distance                                                 |
|       |      |     | The distance between the sample MB and ROI start MB          |
|       |      |     | sw roi out sel                                               |
|       |      |     | roi output selection                                         |
|       |      |     | ROI output selection                                         |
| 11:10 | RW   | 0x0 | 00: output offset/dc                                         |
|       |      |     | 01: output picture                                           |
|       |      |     | 10: output offset/dc and picture                             |
|       |      |     | 11: output offset/dc                                         |
|       |      |     | sw_roi_decode                                                |
|       |      |     | roi decode                                                   |
| 9     | RW   | 0x0 | JPEG ROI decode                                              |
|       |      |     | 0: build offset/dc table                                     |
|       |      |     | 1: ROI decode                                                |
|       |      |     | sw_roi_en                                                    |
|       |      |     | roi enable                                                   |
| 8     | RW   | 0x0 | JPEG roi mode enable                                         |
|       |      |     | 0: normal jpeg decode mode                                   |
|       |      |     | 1: JPEG roi mode                                             |
| 7:0   | RO   | 0x0 | reserved                                                     |
|       |      | l   |                                                              |

#### VDPU\_SWREG15

Address: Operational Base + offset (0x003c)

Base address for reference picture index 1 / JPEG control

| Bit  | Attr  | Reset Value | Description                                                    |
|------|-------|-------------|----------------------------------------------------------------|
|      |       |             | sw_refer1_base                                                 |
| 31:2 | RW    | 0x00000000  | Base address for reference picture index 1. See picture index  |
| 31.2 | IK VV | 000000000   | definition from toplevel_sp                                    |
|      |       |             | [note]:the h264 decoder will use these bits.                   |
|      | RW    | 0x0         | sw_refer1_field_e                                              |
| 1    |       |             | Refer picture consist of single fields or frame:               |
| 1    |       |             | '0' = reference picture consists of frame                      |
|      |       |             | '1' = reference picture consists of fields                     |
|      | RW    | RW 0×0      | sw_refer1_topc_e                                               |
| 0    |       |             | Which field of reference picture is closer to current picture: |
| 0    |       |             | '0' = bottom field is closer to current picture                |
|      |       |             | '1' = top field is closer to current picture                   |

#### VDPU\_SWREG16

Address: Operational Base + offset (0x0040)

base address for reference picture index 2 / List of VLC code len

| Bit  | Attr | Reset Value | Description                                                                               |
|------|------|-------------|-------------------------------------------------------------------------------------------|
|      |      |             | sw_refer2_base                                                                            |
| 31:2 | RW   | 0x00000000  | Base address for reference picture index 2. See picture index definition from toplevel_sp |
|      |      |             | [note]:the h264 decoder will use these bits.                                              |
|      |      |             | sw_refer2_field_e                                                                         |
|      |      |             | Refer picture consist of single fields or frame:                                          |
| 1    | RW   | 0x0         | '0' = reference picture consists of frame                                                 |
|      |      |             | '1' = reference picture consists of fields                                                |
|      |      |             | [note]:the h264 decoder will use these bits.                                              |
|      |      |             | sw_refer2_topc_e                                                                          |
|      |      |             | Which field of reference picture is closer to current picture:                            |
| 0    | RW   | 0x0         | '0' = bottom field is closer to current picture                                           |
|      |      |             | '1' = top field is closer to current picture                                              |
|      |      |             | [note]:the h264 decoder will use these bits.                                              |

#### VDPU\_SWREG17

Address: Operational Base + offset (0x0044)

Base address for reference picture index 3 / List of VLC code le

| Bit  | Attr | <b>Reset Value</b> | Description                                                   |
|------|------|--------------------|---------------------------------------------------------------|
|      |      | 0x00000000         | sw_refer3_base                                                |
| 31:2 | DW   |                    | Base address for reference picture index 3. See picture index |
| 31.2 | KVV  |                    | definition from toplevel_sp                                   |
|      |      |                    | [note]:the h264 decoder will use these bits.                  |

| Bit | Attr | <b>Reset Value</b> | Description                                                    |
|-----|------|--------------------|----------------------------------------------------------------|
|     |      |                    | sw_refer3_field_e                                              |
|     |      |                    | Refer picture consist of single fields or frame:               |
| 1   | RW   | 0x0                | '0' = reference picture consists of frame                      |
|     |      |                    | '1' = reference picture consists of fields                     |
|     |      |                    | [note]:the h264 decoder will use these bits.                   |
|     |      |                    | sw_refer3_topc_e                                               |
|     |      |                    | Which field of reference picture is closer to current picture: |
| 0   | RW   | 0x0                | '0' = bottom field is closer to current picture                |
|     |      |                    | '1' = top field is closer to current picture                   |
|     |      |                    | [note]:the h264 decoder will use these bits.                   |

#### VDPU\_SWREG18

Address: Operational Base + offset (0x0048)
Base address for reference picture index 4 / VC1 control / MPE

| Bit  | Attr  | <b>Reset Value</b> | Description                                                    |
|------|-------|--------------------|----------------------------------------------------------------|
|      |       |                    | sw_refer4_base                                                 |
| 31:2 | RW    | 0x00000000         | Base address for reference picture index 4. See picture index  |
| 31.2 | IK VV | 0x00000000         | definition from toplevel_sp                                    |
|      |       |                    | [note]:the h264 decoder will use these bits.                   |
|      |       |                    | sw_refer4_field_e                                              |
|      | RW    | 0x0                | Refer picture consist of single fields or frame:               |
| 1    |       |                    | '0' = reference picture consists of frame                      |
|      |       |                    | '1' = reference picture consists of fields                     |
|      |       |                    | [note]:the h264 decoder will use these bits.                   |
|      |       |                    | sw_refer4_topc_e                                               |
|      |       |                    | Which field of reference picture is closer to current picture: |
| 0    | RW    | W 0x0              | '0' = bottom field is closer to current picture                |
|      |       |                    | '1' = top field is closer to current picture                   |
|      |       |                    | [note]:the h264 decoder will use these bits.                   |

# VDPU\_SWREG19

Address: Operational Base + offset (0x004c)Base address for reference picture index 5

| Bit  | Attr  | <b>Reset Value</b> | Description                                                   |
|------|-------|--------------------|---------------------------------------------------------------|
|      |       | 0x00000000         | sw_refer5_base                                                |
| 31:2 | RW    |                    | Base address for reference picture index 5. See picture index |
| 31.2 | IK VV |                    | definition from toplevel_sp                                   |
|      |       |                    | [note]:the h264 decoder will use these bits.                  |
|      |       | RW 0x0             | sw_refer5_field_e                                             |
|      |       |                    | Refer picture consist of single fields or frame:              |
| 1    | RW    |                    | '0' = reference picture consists of frame                     |
|      |       |                    | '1' = reference picture consists of fields                    |
|      |       |                    | [note]:the h264 decoder will use these bits.                  |

| Bit | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                   |
|-----|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | RW   | 0×0                | sw_refer5_topc_e  Which field of reference picture is closer to current picture:  '0' = bottom field is closer to current picture  '1' = top field is closer to current picture  [note]:the h264 decoder will use these bits. |

#### VDPU\_SWREG20

Address: Operational Base + offset (0x0050)
Base address for reference picture index 6

| Bit  | Attr | Reset Value  | Description                                                                                                                                                                                                                   |
|------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2 | RW   | W 0×00000000 | sw_refer6_base Base address for reference picture index 6. See picture index definition from toplevel_sp                                                                                                                      |
|      |      |              | [note]:the h264 decoder will use these bits.                                                                                                                                                                                  |
| 1    | RW   | 0×0          | sw_refer6_field_e Refer picture consist of single fields or frame: '0' = reference picture consists of frame '1' = reference picture consists of fields [note]:the h264 decoder will use these bits.                          |
| 0    | RW   | 0×0          | sw_refer6_topc_e  Which field of reference picture is closer to current picture:  '0' = bottom field is closer to current picture  '1' = top field is closer to current picture  [note]:the h264 decoder will use these bits. |

#### VDPU\_SWREG21

Address: Operational Base + offset (0x0054)
Base address for reference picture index 7

| Bit  | Attr | Reset Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Description                                                    |
|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | sw_refer7_base                                                 |
| 21.2 | DW   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Base address for reference picture index 7. See picture index  |
| 31:2 | RW   | 0x00000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | definition from toplevel_sp                                    |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | [note]:the h264 decoder will use these bits.                   |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | sw_refer7_field_e                                              |
|      |      | $oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{ol}}}}}}}}}}}}}}}}$ | Refer picture consist of single fields or frame:               |
| 1    | RW   | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | '0' = reference picture consists of frame                      |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | '1' = reference picture consists of fields                     |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | [note]:the h264 decoder will use these bits.                   |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | sw_refer7_topc_e                                               |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Which field of reference picture is closer to current picture: |
| 0    | RW   | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | '0' = bottom field is closer to current picture                |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | '1' = top field is closer to current picture                   |
|      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | [note]:the h264 decoder will use these bits.                   |

#### VDPU\_SWREG22

Address: Operational Base + offset (0x0058) Base address for reference picture index 8

| Bit  | Attr  | <b>Reset Value</b> | Description                                                    |
|------|-------|--------------------|----------------------------------------------------------------|
|      |       |                    | sw_refer8_base                                                 |
| 31:2 | RW    | 0x00000000         | Base address for reference picture index 8. See picture index  |
|      |       |                    | definition from toplevel_sp                                    |
|      | RW    | V 0x0              | sw_refer8_field_e                                              |
| 1    |       |                    | Refer picture consist of single fields or frame:               |
| 1    |       |                    | '0' = reference picture consists of frame                      |
|      |       |                    | '1' = reference picture consists of fields                     |
|      |       | RW 0x0             | sw_refer8_topc_e                                               |
| 0    | DW    |                    | Which field of reference picture is closer to current picture: |
| U    | FC VV |                    | '0' = bottom field is closer to current picture                |
|      |       |                    | '1' = top field is closer to current picture                   |

#### VDPU\_SWREG23

Address: Operational Base + offset (0x005c) Base address for reference picture index 9

| Bit  | Attr | <b>Reset Value</b> | Description                                                    |
|------|------|--------------------|----------------------------------------------------------------|
|      |      |                    | sw_refer9_base                                                 |
| 31:2 | RW   | 0x00000000         | Base address for reference picture index 9. See picture index  |
|      |      |                    | definition from toplevel_sp                                    |
|      | RW   | 0x0                | sw_refer9_field_e                                              |
| 4    |      |                    | Refer picture consist of single fields or frame:               |
| 1    |      |                    | '0' = reference picture consists of frame                      |
|      |      |                    | '1' = reference picture consists of fields                     |
|      | RW   | w loxo             | sw_refer9_topc_e                                               |
| 0    |      |                    | Which field of reference picture is closer to current picture: |
| 0    |      |                    | '0' = bottom field is closer to current picture                |
|      |      |                    | '1' = top field is closer to current picture                   |

## VDPU\_SWREG24

Address: Operational Base + offset (0x0060) Base address for reference picture index 10

| Bit  | Attr | Reset Value | Description                                                    |
|------|------|-------------|----------------------------------------------------------------|
|      |      |             | sw_refer10_base                                                |
| 31:2 | RW   | 0x00000000  | Base address for reference picture index 10. See picture index |
|      |      |             | definition from toplevel_sp                                    |
|      |      | 0x0         | sw_refer10_field_e                                             |
| 4    | RW   |             | Refer picture consist of single fields or frame:               |
| 1    |      |             | '0' = reference picture consists of frame                      |
|      |      |             | '1' = reference picture consists of fields                     |
|      |      |             | sw_refer10_top_e                                               |
| 0    | RW   |             | Which field of reference picture is closer to current picture: |
| U    | KVV  |             | '0' = bottom field is closer to current picture                |
|      |      |             | '1' = top field is closer to current picture                   |

#### VDPU\_SWREG25

Address: Operational Base + offset (0x0064) Base address for reference picture index 11

| Bit  | Attr | <b>Reset Value</b> | Description                                                    |
|------|------|--------------------|----------------------------------------------------------------|
| 31:3 | RO   | 0x0                | reserved                                                       |
|      |      |                    | sw_refer11_base                                                |
| 2    | RW   | 0x0                | Base address for reference picture index 11. See picture index |
|      |      |                    | definition from toplevel_sp                                    |
|      |      | W 0x0              | sw_refer11_field_e                                             |
| 1    | DW   |                    | Refer picture consist of single fields or frame:               |
| 1    | RW   |                    | '0' = reference picture consists of frame                      |
|      |      |                    | '1' = reference picture consists of fields                     |
|      | RW   | RW 0×0             | sw_refer11_topc_e                                              |
| 0    |      |                    | Which field of reference picture is closer to current picture: |
|      |      |                    | '0' = bottom field is closer to current picture                |
|      |      |                    | '1' = top field is closer to current picture                   |

#### VDPU\_SWREG26

Address: Operational Base + offset (0x0068)
Base address for reference picture index 12

| Bit  | Attr | <b>Reset Value</b> | Description                                                    |
|------|------|--------------------|----------------------------------------------------------------|
|      |      |                    | sw_refer12_base                                                |
| 31:2 | RW   | 0x00000000         | Base address for reference picture index 12. See picture index |
|      |      |                    | definition from toplevel_sp                                    |
|      | RW   | 0x0                | sw_refer12_field_e                                             |
|      |      |                    | Refer picture consist of single fields or frame:               |
| 1    |      |                    | '0' = reference picture consists of frame                      |
|      |      |                    | '1' = reference picture consists of fields                     |
|      | RW   | RW 0x0             | sw_refer12_topc_e                                              |
| 0    |      |                    | Which field of reference picture is closer to current picture: |
|      |      |                    | '0' = bottom field is closer to current picture                |
|      |      |                    | '1' = top field is closer to current picture                   |

#### **VDPU SWREG27**

Address: Operational Base + offset (0x006c) Base address for reference picture index 13

| Bit  | Attr | <b>Reset Value</b> | Description                                                    |
|------|------|--------------------|----------------------------------------------------------------|
|      |      |                    | sw_refer13_base                                                |
| 31:2 | RW   |                    | Base address for reference picture index 13. See picture index |
|      |      |                    | definition from toplevel_sp                                    |
|      | RW   | 0x0                | sw_refer13_field_e                                             |
| 1    |      |                    | Refer picture consist of single fields or frame:               |
| 1    |      |                    | '0' = reference picture consists of frame                      |
|      |      |                    | '1' = reference picture consists of fields                     |

| Bit | Attr | <b>Reset Value</b> | Description                                                                      |
|-----|------|--------------------|----------------------------------------------------------------------------------|
| 0   | RW   | 0x0                | sw_refer13_topc_e Which field of reference picture is closer to current picture: |
| U   | KVV  |                    | '0' = bottom field is closer to current picture                                  |
|     |      |                    | '1' = top field is closer to current picture                                     |

#### VDPU\_SWREG28

Address: Operational Base + offset (0x0070) Base address for reference picture index14

| Bit  | Attr | Reset Value | Description                                                    |
|------|------|-------------|----------------------------------------------------------------|
|      |      |             | sw_refer14_base                                                |
| 31:2 | RW   | 0x00000000  | Base address for reference picture index 14. See picture index |
|      |      |             | definition from toplevel_sp                                    |
|      | RW   | 0x0         | sw_refer14_field_e                                             |
| 1    |      |             | Refer picture consist of single fields or frame:               |
| 1    |      |             | '0' = reference picture consists of frame                      |
|      |      |             | '1' = reference picture consists of fields                     |
|      |      | RW 0x0      | sw_refer14_topc_e                                              |
|      | RW   |             | Which field of reference picture is closer to current picture: |
| 0    |      |             | '0' = bottom field is closer to current picture                |
|      |      |             | '1' = top field is closer to current picture                   |

#### VDPU\_SWREG29

Address: Operational Base + offset (0x0074) Base address for reference picture index15

| Bit  | Attr | <b>Reset Value</b> | Description                                                    |
|------|------|--------------------|----------------------------------------------------------------|
|      |      |                    | sw_refer15_base                                                |
| 31:2 | RW   | 0x00000000         | Base address for reference picture index 15. See picture index |
|      |      |                    | definition from toplevel_sp                                    |
|      |      | 0x0                | sw_refer15_field_e                                             |
| 1    | RW   |                    | Refer picture consist of single fields or frame:               |
| 1    |      |                    | '0' = reference picture consists of frame                      |
|      |      |                    | '1' = reference picture consists of fields                     |
|      |      |                    | sw_refer15_topc_e                                              |
|      | DW   |                    | Which field of reference picture is closer to current picture: |
| 0    | KVV  |                    | '0' = bottom field is closer to current picture                |
|      |      |                    | '1' = top field is closer to current picture                   |

#### VDPU\_SWREG30

Address: Operational Base + offset (0x0078)

Reference picture numbers for index 0 and 1 (H264 VLC

| Bit   | Attr | <b>Reset Value</b>  | Description                          |
|-------|------|---------------------|--------------------------------------|
| 31:16 | RW   | 1() <b>x</b> ()()() | sw_refer1_nbr                        |
|       |      |                     | Number for reference picture index 1 |
| 15:0  | RW   | W 10x0000 1         | sw_refer0_nbr                        |
|       |      |                     | Number for reference picture index 0 |

#### VDPU\_SWREG31

Address: Operational Base + offset (0x007c)

Reference picture numbers for index 2 and 3 (H264 VLC) /

| Bit   | Attr | <b>Reset Value</b> | Description                          |
|-------|------|--------------------|--------------------------------------|
| 31:16 | DW   | 0x0000             | sw_refer3_nbr                        |
| 31.10 | KVV  | 00000              | Number for reference picture index 3 |
| 15.0  | DW   | 0,4000             | sw_refer2_nbr                        |
| 15:0  | RW   | 0x0000             | Number for reference picture index 2 |

#### VDPU\_SWREG32

Address: Operational Base + offset (0x0080)

Reference picture numbers for index 4 and 5 (H264 VLC)

| Bit   | Attr | <b>Reset Value</b> | Description                                        |
|-------|------|--------------------|----------------------------------------------------|
| 31:16 | RW   | りさいいい              | sw_refer5_nbr Number for reference picture index 5 |
| 15:0  | RW   | 0V $0$ 000         | sw_refer4_nbr Number for reference picture index 4 |

#### VDPU\_SWREG33

Address: Operational Base + offset (0x0084)

Reference picture numbers for index 6 and 7 (H264 VLC)

| Bit   | Attr | Reset Value | Description                                        |
|-------|------|-------------|----------------------------------------------------|
| 31:16 | RW   | りさいいい       | sw_refer7_nbr Number for reference picture index 7 |
| 15:0  | RW   | りさいいい       | sw_refer6_nbr Number for reference picture index 6 |

#### VDPU\_SWREG34

Address: Operational Base + offset (0x0088)

Reference picture numbers for index 8 and 9 (H264 VLC)

| Bit   | Attr | <b>Reset Value</b> | Description                          |
|-------|------|--------------------|--------------------------------------|
| 21.16 | RW   | 10×0000            | sw_refer9_nbr                        |
| 31.10 |      |                    | Number for reference picture index 9 |
| 15.0  | RW   | SW 10×0000 I       | sw_refer8_nbr                        |
| 15:0  |      |                    | Number for reference picture index 8 |

#### VDPU\_SWREG35\_JPEG\_ROI

Address: Operational Base + offset (0x008c)

JPEG roi offest/dc base address

| Bit  | Attr | <b>Reset Value</b> | Description                     |
|------|------|--------------------|---------------------------------|
|      |      |                    | sw_jpegdcoff_base               |
| 31:2 | RW   | 0x00000000         | JPEG roi offset/dc base address |
|      |      |                    | JPEG roi offest/dc base address |
| 1:0  | RO   | 0x0                | reserved                        |

#### **VDPU\_SWREG35**

Address: Operational Base + offset (0x008c)

Reference picture numbers for index 10 and 11 (H264 VLC)

| Bit   | Attr | Reset Value | Description                           |
|-------|------|-------------|---------------------------------------|
| 21.16 | RW   | 10x0000     | sw_refer11_nbr                        |
| 31.10 |      |             | Number for reference picture index 11 |
| 15.0  | RW   | RW 10x0000  | sw_refer10_nbr                        |
| 15:0  |      |             | Number for reference picture index 10 |

#### **VDPU SWREG36**

Address: Operational Base + offset (0x0090)

Reference picture numbers for index 12 and 13 (H264 VLC)

| Bit     | Attr  | <b>Reset Value</b> | Description                           |
|---------|-------|--------------------|---------------------------------------|
| 31:16   | RW    | 10x0000            | sw_refer13_nbr                        |
| 31110   | 1     | 00000              | Number for reference picture index 13 |
| 15:0 RW | D\M   | 0x0000             | sw_refer12_nbr                        |
|         | IK VV | 00000              | Number for reference picture index 12 |

#### VDPU\_SWREG36\_JPEG\_ROI

Address: Operational Base + offset (0x0090)

JPEG roi offset/dc length

|       | or one edge at length |                    |                                                                         |  |  |
|-------|-----------------------|--------------------|-------------------------------------------------------------------------|--|--|
| Bit   | Attr                  | <b>Reset Value</b> | Description                                                             |  |  |
| 31:17 | RO                    | 0x0                | reserved                                                                |  |  |
| 16:0  | RW                    | 0x00000            | sw_jpegdcoff_len sw_jpegdcoff_len The number of 64bit jpegdcoff, it can |  |  |
|       |                       |                    | be used both when sw_roi_decode is 1'b0 or 1'b1                         |  |  |

#### VDPU\_SWREG37

Address: Operational Base + offset (0x0094)
Reference picture numbers for index 14 and 15 (H264 VLC)

| Bit   | Attr | <b>Reset Value</b> | Description                                          |
|-------|------|--------------------|------------------------------------------------------|
| 31:16 | RW   | 0×0000             | sw_refer15_nbr Number for reference picture index 15 |
| 15:0  | RW   | 0x0000             | sw_refer14_nbr Number for reference picture index 14 |

## VDPU\_SWREG38

Address: Operational Base + offset (0x0098)

Reference picture long term flags (H264 VLC) prediction filt

| Bit   | Attr | <b>Reset Value</b> | Description                    |
|-------|------|--------------------|--------------------------------|
| 21.22 | RW   | 1()X()()()         | sw_pred_bc_tap_3_3             |
| 31.22 |      |                    | Prediction filter set 3, tap 3 |
| 21.12 | RW   | 0x000              | sw_pred_bc_tap_4_0             |
| 21:12 |      | UXUUU              | Prediction filter set 4, tap 0 |

| Bit  | Attr | <b>Reset Value</b>  | Description                                       |
|------|------|---------------------|---------------------------------------------------|
| 11:2 | RW   | (() <b>X</b> ()()() | sw_perd_bc_tap_4_1 Prediction filter set 4, tap 1 |
| 1:0  | RO   | 0x0                 | reserved                                          |

#### VDPU\_SWREG38\_H264

Address: Operational Base + offset (0x0098)

Reference picture numbers for index 12 and 13 (H264 VLC)

| Bit  | Attr   | <b>Reset Value</b> | Description                                       |  |
|------|--------|--------------------|---------------------------------------------------|--|
| 31:0 | RW     | 0x00000000         | sw_refer_lterm_e                                  |  |
| 31.0 | IX V V | 0.00000000         | long term flag for reference picture index [31:0] |  |

### VDPU\_SWREG39

Address: Operational Base + offset (0x009c)

Reference picture valid flags (H264 VLC) prediction filter ta

| Bit   | Attr | <b>Reset Value</b> | Description                                       |
|-------|------|--------------------|---------------------------------------------------|
| 31:22 | RW   | I()Y()()()         | sw_pred_bc_tap_4_2 Prediction filter set 4, tap 2 |
| 21:12 | RW   | I()Y()()()         | sw_pred_bc_tap_4_3 Prediction filter set 4, tap 3 |
| 11:2  | RW   | I()Y()()()         | sw_pred_bc_tap_5_0 Prediction filter set 5, tap 0 |
| 1:0   | RO   | 0x0                | reserved                                          |

### VDPU\_SWREG39\_H264

Address: Operational Base + offset (0x009c)

Reference picture numbers for index 12 and 13 (H264 VLC)

| Bit  | Attr | Reset Value Description                                                   |  |
|------|------|---------------------------------------------------------------------------|--|
| 31:0 | RW   | 0x00000000 sw_refer_valid_e valid flag for reference picture index [31:0] |  |

### VDPU\_SWREG40

Address: Operational Base + offset (0x00a0) Base address for standard dependent tables

| Bit  | Attr | <b>Reset Value</b> | Description                                                |
|------|------|--------------------|------------------------------------------------------------|
|      |      |                    | sw_qtable_base                                             |
|      |      |                    | Base address for standard dependent tables:                |
|      |      |                    | JPEG= AC,DC, QP tables                                     |
| 31:2 | RW   | 0x00000000         | MPEG4=QP table base address if type 1 quantization is used |
|      |      |                    | MPEG2=QP table base address                                |
|      |      |                    | H.264=base address for various tables                      |
|      |      |                    | [note]:the h264 decoder will use these bits.               |
| 1:0  | RO   | 0x0                | reserved                                                   |

### VDPU\_SWREG41

Address: Operational Base + offset (0x00a4) Base address for direct mode motion vectors

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                                                                                                                                                                |
|------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2 | RW   | 0x00000000         | sw_dir_mv_base Direct mode motion vector write/read base address. For H264 this is used only for direct mode motion vector write base. Progressive JPEG: ACDC coefficient read/write base address. If current round is for DC components this base address is pointing to luminance (separate base addresses for chrominances), for AC component rounds this base is used for current type |
| 1:0  | RO   | 0x0                | reserved                                                                                                                                                                                                                                                                                                                                                                                   |

## VDPU\_SWREG42

Address: Operational Base + offset (0x00a8)

bi\_dir initial ref pic list register (0-2)

| Bit   | Attr | Reset Value | Description                                                                      |
|-------|------|-------------|----------------------------------------------------------------------------------|
| 31:30 | RO   | 0x0         | reserved                                                                         |
| 29:25 | RW   | 0×00        | sw_binit_rlist_b2 Initial reference picture list for bi- direct backward picid 2 |
| 24:20 | RW   | 0×00        | sw_binit_rlist_f2 Initial reference picture list for bi- direct forward picid 2  |
| 19:15 | RW   | 0×00        | sw_binit_rlist_b1 Initial reference picture list for bi- direct backward picid 1 |
| 14:10 | RW   | 0×00        | sw_binit_rlist_f1 Initial reference picture list for bi- direct forward picid 1  |
| 9:5   | RW   | 0×00        | sw_binit_rlist_b0 Initial reference picture list for bi- direct backward picid 0 |
| 4:0   | RW   | 0×00        | sw_binit_rlist_f0 Initial reference picture list for bi- direct forward picid 0  |

## VDPU\_SWREG43

Address: Operational Base + offset (0x00ac)

bi-dir initial ref pic list register (3-5)

| Bit   | Attr | <b>Reset Value</b> | Description                                                                      |
|-------|------|--------------------|----------------------------------------------------------------------------------|
| 31:30 | RO   | 0x0                | reserved                                                                         |
| 29:25 | RW   | 0×00               | sw_binit_rlist_b5 Initial reference picture list for bi- direct backward picid 5 |
| 24:20 | RW   | 0x00               | sw_binit_rlist_f5 Initial reference picture list for bi- direct forward picid 5  |
| 19:15 | RW   | 0x00               | sw_binit_rlist_b4 Initial reference picture list for bi- direct backward picid 4 |
| 14:10 | RW   | 0x00               | sw_binit_rlist_f4 Initial reference picture list for bi- direct forward picid 4  |
| 9:5   | RW   | 0x00               | sw_binit_rlist_b3 Initial reference picture list for bi- direct backward picid 3 |

| Bit | Attr | <b>Reset Value</b> | Description                                                                     |
|-----|------|--------------------|---------------------------------------------------------------------------------|
| 4:0 | RW   | 10x00              | sw_binit_rlist_f3 Initial reference picture list for bi- direct forward picid 3 |

### VDPU\_SWREG44

Address: Operational Base + offset (0x00b0)

bi-dir initial ref pic list register (6-8)

| DI UII | minua | i rei pic list reg | 13661 (0 0)                                                                      |
|--------|-------|--------------------|----------------------------------------------------------------------------------|
| Bit    | Attr  | Reset Value        | Description                                                                      |
| 31:30  | RO    | 0x0                | reserved                                                                         |
| 29:25  | RW    | 0×00               | sw_binit_rlist_b8 Initial reference picture list for bi- direct backward picid 8 |
| 24:20  | RW    | 0×00               | sw_binit_rlist_f8 Initial reference picture list for bi- direct forward picid 8  |
| 19:15  | RW    | 0×00               | sw_binit_rlist_b7 Initial reference picture list for bi- direct backward picid 7 |
| 14:10  | RW    | 0×00               | sw_binit_rlist_f7 Initial reference picture list for bi- direct forward picid 7  |
| 9:5    | RW    | 0×00               | sw_binit_rlist_b6 Initial reference picture list for bi- direct backward picid 6 |
| 4:0    | RW    | 0×00               | sw_binit_rlist_f6 Initial reference picture list for bi- direct forward picid 6  |

### VDPU\_SWREG45

Address: Operational Base + offset (0x00b4)hi-dir initial ref nic list register (9- 11)

| DI UII | IIIIIII | Tel pic list reg   |                                                                 |
|--------|---------|--------------------|-----------------------------------------------------------------|
| Bit    | Attr    | <b>Reset Value</b> | Description                                                     |
| 31:30  | RO      | 0x0                | reserved                                                        |
| 29:25  | D\M/    | 0x00               | sw_binit_rlist_b11                                              |
| 29.23  | IVV     | 0.000              | Initial reference picture list for bi- direct backward picid 11 |
| 24:20  | DW      | 0,00               | sw_binit_rlist_f11                                              |
| 24.20  | KVV     | 0x00               | Initial reference picture list for bi- direct forward picid 11  |
| 10.1E  | RW      | 0x00               | sw_binit_rlist_b10                                              |
| 19.15  |         |                    | Initial reference picture list for bi- direct backward picid 10 |
| 14.10  | RW      | 000                | sw_binit_rlist_f10                                              |
| 14.10  |         | 0000               | Initial reference picture list for bi- direct forward picid 10  |
| 9:5    | RW      | 0x00               | sw_binit_rlist_b9                                               |
| 9.5    | KVV     | W UXUU             | Initial reference picture list for bi- direct backward picid 9  |
| 4:0    | RW      | 0×00               | sw_binit_rlist_f9                                               |
| 4.0    | KVV     | W 0×00             | Initial reference picture list for bi- direct forward picid 9   |

## VDPU\_SWREG46

Address: Operational Base + offset (0x00b8) bi-dir initial ref pic list register (12- 14)

| Bit   | Attr | <b>Reset Value</b> | Description |
|-------|------|--------------------|-------------|
| 31:30 | RO   | 0x0                | reserved    |

| Bit   | Attr  | <b>Reset Value</b> | Description                                                     |
|-------|-------|--------------------|-----------------------------------------------------------------|
| 29:25 | DW    | 000                | sw_binit_rlist_b14                                              |
| 29.23 | FC VV | 0x00               | Initial reference picture list for bi- direct backward picid 14 |
| 24:20 | DW    | 0.400              | sw_binit_rlist_f14                                              |
| 24.20 | KVV   | 0x00               | Initial reference picture list for bi- direct forward picid 14  |
| 10.15 | RW    | 0×00               | sw_binit_rlist_b13                                              |
| 19.15 |       |                    | Initial reference picture list for bi- direct backward picid 13 |
| 14:10 | DW    | 0×00               | sw_binit_rlist_f13                                              |
| 14.10 | KVV   | UXUU               | Initial reference picture list for bi- direct forward picid 13  |
| 9:5   | RW    | 0x00               | sw_binit_rlist_b12                                              |
| 9.5   | FC VV | UXUU               | Initial reference picture list for bi- direct backward picid 12 |
| 4:0   | DW/   | 0x00               | sw_binit_rlist_f12                                              |
| 4.0   | RW    | UXUU               | Initial reference picture list for bi- direct forward picid 12  |

## VDPU\_SWREG47

Address: Operational Base + offset (0x00bc) bi-dir and P fwd initial ref pic list register (15 and P 0-3)

| Bit   | Attr | <b>Reset Value</b> | Description                                                                        |
|-------|------|--------------------|------------------------------------------------------------------------------------|
| 31:30 | RO   | 0x0                | reserved                                                                           |
| 29:25 | RW   | 0×00               | sw_pinit_rlist_f3 Initial reference picture list for P forward picid 3             |
| 24:20 | RW   | 0×00               | sw_pinit_rlist_f2 Initial reference picture list for P forward picid 2             |
| 19:15 | RW   | 0×00               | sw_pinit_rlist_f1 Initial reference picture list for P forward picid 1             |
| 14:10 | RW   | 0×00               | sw_pinit_rlist_f0 Initial reference picture list for P forward picid 0             |
| 9:5   | RW   | 0×00               | sw_binit_rlist_b15 Initial reference picture list for bi- direct backward picid 15 |
| 4:0   | RW   | 0×00               | sw_binit_rlist_f15 Initial reference picture list for bi- direct forward picid 15  |

## VDPU\_SWREG48

Address: Operational Base + offset (0x00c0)

Error concealment register

| Bit   | Attr | Reset Value | Description                                                                                                                |
|-------|------|-------------|----------------------------------------------------------------------------------------------------------------------------|
| 31:23 | RW   | 0×000       | sw_startmb_x Start MB from SW for X dimension. Used in error concealment case [note]:the h264 decoder will use these bits. |
| 22:15 | RW   | 0×00        | sw_startmb_y Start MB from SW for Y dimension. Used in error concealment case [note]:the h264 decoder will use these bits. |
| 14:0  | RO   | 0x0         | reserved                                                                                                                   |

## VDPU\_SWREG49

Address: Operational Base + offset (0x00c4) Prediction filter tap register for H264, MPEG4, VC1

| Bit   | Attr | <b>Reset Value</b> | Description                                  |
|-------|------|--------------------|----------------------------------------------|
|       |      |                    | sw_pred_bc_tap_0_0                           |
| 31:22 | RW   | 0x000              | Prediction filter set 0, tap 0               |
|       |      |                    | [note]:the h264 decoder will use these bits. |
|       |      |                    | sw_pred_bc_tap_0_1                           |
| 21:12 | RW   | 0x000              | Prediction filter set 0, tap 1               |
|       |      |                    | [note]:the h264 decoder will use these bits. |
|       |      |                    | sw_pred_bc_tap_0_2                           |
| 11:2  | RW   | 0x000              | Prediction filter set 0, tap 2               |
|       |      |                    | [note]:the h264 decoder will use these bits. |
| 1:0   | RO   | 0x0                | reserved                                     |

### VDPU\_SWREG50

Address: Operational Base + offset (0x00c8)

Synthesis configuration register decoder 0 (read only)

| Bit   | Attr |     | Description                                                                    |
|-------|------|-----|--------------------------------------------------------------------------------|
| 31    | RO   | 0×1 | SW_DEC_MPEG2_PROF Decoding format support, MPEG-2 / MPEG-1 '0' = not supported |
|       |      |     | '1' = supported                                                                |
|       |      |     | SW_DEC_VC1_PROF Decoding format support, VC-1                                  |
|       |      |     | 0 = not supported                                                              |
| 30:29 | RO   | 0x3 | 1 = supported up to simple profile                                             |
|       |      |     | 2 = supported up to main profile                                               |
|       |      |     | 3 = supported up to advanced profile                                           |
|       | RO   |     | SW_DEC_JPEG_PROF                                                               |
| 28    |      | 0×1 | Decoding format support, JPEG                                                  |
| 20    |      |     | 0 = not supported                                                              |
|       |      |     | 1 = supported                                                                  |
|       | RO   |     | SW_DEC_MPEG4_PROF                                                              |
|       |      |     | Decoding format support, MPEG-4 / H.263                                        |
| 27:26 |      | 0x2 | 0 = not supported                                                              |
|       |      |     | 1 = supported up to simple profile                                             |
|       |      |     | 2 = supported up to advanced simple profile                                    |
|       |      |     | SW_DEC_H264_PROF                                                               |
|       |      |     | Decoding format support, H.264                                                 |
|       |      |     | 0 = not supported                                                              |
| 25:24 | RO   | 0x3 | 1 = supported up to baseline profile                                           |
|       |      |     | 2 = supported up to high profile labeled stream with restricted                |
|       |      |     | high profile tools                                                             |
|       |      |     | [note]:the h264 decoder will use these bits.                                   |
| 23    | RO   | 0x1 | reserved                                                                       |

| Bit   | Attr  | Reset Value | Description                                                  |
|-------|-------|-------------|--------------------------------------------------------------|
|       |       |             | SW_DEC_PJEPEG_EXIT                                           |
| 22    | RO    | 0x0         | Progressive JPEG support:                                    |
| 22    | KO    | UXU         | '0' = Not supported                                          |
|       |       |             | '1' = supported                                              |
|       |       |             | SW_DEC_OBUFF_LEVEL                                           |
|       |       |             | Decoder output buffer level:                                 |
| 21    | RO    | 0x1         | '0' = 1 MB buffering is used                                 |
|       |       |             | '1' = 4 MB buffering is used                                 |
|       |       |             | [note]:the h264 decoder will use these bits.                 |
| 20    | RO    | 0×1         | SW_REF_BUFF_EXIST                                            |
| 20    | iko - | UXI         | [note]:the h264 decoder will use these bits.                 |
| 19:16 | RO    | 0x5         | SW_DEC_BUS_STRD                                              |
| 19.10 |       |             | [note]:the h264 decoder will use these bits.                 |
| 15:14 | RO    | 0×1         | SW_DEC_SYNTH_LAN                                             |
| 13.14 |       |             | [note]:the h264 decoder will use these bits.                 |
|       |       |             | SW_DEC_BUS_WIDTH                                             |
|       |       | 0x2         | 0 = error                                                    |
| 13:12 | RO    |             | 1 = 32 bit bus                                               |
| 15.12 | IXO   | UXZ         | 2 = 64 bit bus                                               |
|       |       |             | 3 = 128 bit bus                                              |
|       |       |             | [note]:the h264 decoder will use these bits.                 |
| 11    | RO    | 0x1         | reserved                                                     |
|       |       |             | SW_DEC_MAX_OWIDTH                                            |
| 10:0  | RO    | 0x780       | Max configured decoder video resolution that can be decoded. |
| 10.0  | KO    |             | Informed as width of the picture in pixels                   |
|       |       |             | [note]:the h264 decoder will use these bits.                 |

## VDPU\_SWREG51

Address: Operational Base + offset (0x00cc) Reference picture buffer control register

| Bit   | Attr | <b>Reset Value</b> | Description                                                       |
|-------|------|--------------------|-------------------------------------------------------------------|
|       |      |                    | sw_refbu_e                                                        |
|       |      |                    | Refer picture buffer enable:                                      |
| 31    | RW   | 0x0                | '0' = refer picture buffer disabled                               |
| 31    | FCVV | UXU                | '1' = refer picture buffer enabled. Valid if picture size is QVGA |
|       |      |                    | or more                                                           |
|       |      |                    | [note]:the h264 decoder will use these bits.                      |
|       |      | W 0×000            | sw_refbu_thr                                                      |
|       | RW   |                    | Reference buffer disable threshold value (cache miss              |
| 30:19 |      |                    | amount). Used to buffer shut down (if more misses than            |
|       |      |                    | allowed)                                                          |
|       |      |                    | [note]:the h264 decoder will use these bits.                      |
|       | RW   | W 0×00             | sw_refbu_picid                                                    |
| 18:14 |      |                    | The used reference picture ID for reference buffer usage          |
|       |      |                    | [note]:the h264 decoder will use these bits.                      |

| Bit  | Attr | Reset Value | Description                                                                                                                                                                                                                                                       |
|------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13   | RW   | 0×0         | sw_refbu_eval_e Enable for HW internal reference ID calculation. If given threshold level is reached by any picture_id after first MB row, that picture_id is used for reference buffer fill for rest of the picture [note]:the h264 decoder will use these bits. |
| 12   | RW   | 0x0         | sw_refbu_fparmod_e Field parity mode enable. Used in refbufferd evaluation mode '0' = use the result field of the evaluation '1' = use the parity mode field [note]:the h264 decoder will use these bits.                                                         |
| 11:9 | RO   | 0x0         | reserved                                                                                                                                                                                                                                                          |
| 8:0  | RW   | 0x000       | sw_refbu_y_offset Y offset for refbufferd. This coordinate is used to compensate the global motion of the video for better buffer hit rate [note]:the h264 decoder will use these bits.                                                                           |

## VDPU\_SWREG52

Address: Operational Base + offset (0x00d0)

Reference picture buffer information register 1 (read only)

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                     |
|-------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | RW   | 0×0000      | sw_refbu_hit_sum The sum of the refbufferd hits of the picture. Determined for each 8x8 luminance partition of the picture. The proceeding of the HW calculation can be read during HW decoding |
|       |      |             | [note]:the h264 decoder will use these bits.                                                                                                                                                    |
|       |      |             | sw_refbu_intra_sum The sum of the luminance 8x8 intra partitons of the picture.                                                                                                                 |
| 15:0  | RW   | 0x0000      | The proceeding of the HW calculation can be read during HW decoding                                                                                                                             |
|       |      |             | [note]:the h264 decoder will use these bits.                                                                                                                                                    |

## VDPU\_SWREG53

Address: Operational Base + offset (0x00d4)

Reference picture buffer information register 2 (read only)

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:22 | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                                       |
| 21:0  | RW   | 0×000000    | sw_refbu_y_mv_sum The sum of the decoded motion vector y-components of the picture. The first luminance motion vector of each MB is used in calculation. Other motion vectors of the MB are discarded. Each motion vector is saturated between -256 - 255 before calculation. The proceeding of the HW calculation can be read during HW decoding [note]:the h264 decoder will use these bits. |

## VDPU\_SWREG54

Address: Operational Base + offset (0x00d8)

Synthesis configuration register decoder 1 (read only)

| Bit   | Attr |     | Description                                               |
|-------|------|-----|-----------------------------------------------------------|
|       |      |     | SW_DEC_JPEG_EXTENS                                        |
|       |      |     | JPEG sampling support extension for 411 and 444 samplings |
| 2.4   |      |     | and support for bigger max resolution than 16 Mpix (up to |
| 31    | RO   | 0×1 | 67Mpixels):                                               |
|       |      |     | '0' = not supported                                       |
|       |      |     | '1' = supported                                           |
|       |      |     | SW_DEC_REFBU_ILACE                                        |
|       |      |     | Refbufferd support for interlaced content:                |
| 30    | RO   | 0x1 | '0' = not supported                                       |
|       |      |     | '1' = supported                                           |
|       |      |     | [note]:the h264 decoder will use these bits.              |
| 29    | RO   | 0x1 | reserved                                                  |
|       |      |     | SW_REF_BUFF2_EXIST                                        |
|       |      |     | Reference picture buffer 2 usage:                         |
| 28    | RO   | 0x0 | '0' = not supported                                       |
|       |      |     | '1' = reference buffer 2 is used                          |
|       |      |     | [note]:the h264 decoder will use these bits.              |
| 27:26 | RO   | 0x1 | reserved                                                  |
|       |      |     | SW_DEC_RTL_ROM                                            |
| 25    | RO   | 0×0 | ROM implementation type (If design includes ROMs)         |
| 23    | KU   |     | '0': ROMs are implemented from actual ROM units           |
|       |      |     | '1': ROMs are impelemted from RTL                         |
| 24    | RO   | 0x1 | reserved                                                  |
| 23    | RO   | 0x1 | reserved                                                  |
|       |      |     | SW_DEC_AVS_PROF                                           |
| 22    | RO   | 0x1 | Decoding format support, AVS                              |
| 22    | IXO  | UXI | 0 = not supported                                         |
|       |      |     | 1 = supported                                             |
|       |      |     | SW_DEC_MVC_PROF                                           |
| 21:20 | RO   | 0×1 | Decoding format support, MVC                              |
| 21.20 | NO.  | 021 | 0 = not supported                                         |
|       |      |     | 1 = supported                                             |
| 19    | RO   | 0x1 | reserved                                                  |
|       |      |     | SW_DEC_TILED_L                                            |
|       |      |     | Tiled mode support level                                  |
| 18:17 |      | 0x1 | 0 = not supported                                         |
| 10.1/ |      |     | 1 = supported with 8x4 tile size                          |
|       |      |     | 2,3 = reserved                                            |
|       |      |     | [note]:the h264 decoder will use these bits.              |
| 16:0  | RO   | 0x0 | reserved                                                  |

### VDPU\_SWREG55

Address: Operational Base + offset (0x00dc)

Reference picture buffer 2 / Advanced prefetch control register

| Bit   | Attr   | <b>Reset Value</b> | Description                                                       |
|-------|--------|--------------------|-------------------------------------------------------------------|
|       |        |                    | sw_refbu2_buf_e                                                   |
|       |        |                    | Refer picture buffer 2 enable:                                    |
| 31    | RW     | 0x0                | '0' = refer picture buffer disabled                               |
| 31    | IK V V | 0.00               | '1' = refer picture buffer enabled. Valid if picture size is QVGA |
|       |        |                    | or more (can be turned of by HW if threshold value reached)       |
|       |        |                    | [note]:the h264 decoder will use these bits.                      |
|       |        |                    | sw_refbu2_thr                                                     |
|       |        | 0×000              | Reference buffer disable threshold value (buffer miss             |
| 30:19 | RW     |                    | amount). Used to buffer shut down (if more misses than            |
|       |        |                    | allowed)                                                          |
|       |        |                    | [note]:the h264 decoder will use these bits.                      |
|       | RW     | W 0×00             | sw_refbu2_picid                                                   |
| 18:14 |        |                    | The used reference picture ID for reference buffer usage          |
|       |        |                    | [note]:the h264 decoder will use these bits.                      |
|       |        |                    | sw_apf_threshold                                                  |
|       |        |                    | Advanced prefetch threshold value. If current MB exceeds the      |
| 13:0  | RW     | W 0×0000           | threshold the advanced mode is not used. Value 0 disables         |
| 15.0  | IX VV  |                    | threshold usage and advanced                                      |
|       |        |                    | prefetch usage is restricted by internal memory limitation only   |
|       |        |                    | [note]:the h264 decoder will use these bits.                      |

### VDPU\_SWREG56

Address: Operational Base + offset (0x00e0)

Reference buffer information register 3 (read only)

| Bit   | Attr | <b>Reset Value</b> | Description                                     |
|-------|------|--------------------|-------------------------------------------------|
|       |      |                    | sw_refbu_top_sum                                |
| 31:16 | RW   | 0x0000             | The sum of the top partitions of the picture    |
|       |      |                    | [note]:the h264 decoder will use these bits.    |
|       |      |                    | sw_refbu_bot_sum                                |
| 15:0  | RW   | 0x0000             | The sum of the bottom partitions of the picture |
|       |      |                    | [note]:the h264 decoder will use these bits.    |

# VDPU\_SWREG57\_INTRA\_INTER

Address: Operational Base + offset (0x00e4)

intra dll3t,intra dblspeed,inter dblspeed,stream len hi

| Bit   | Attr | <b>Reset Value</b> | Description                      |
|-------|------|--------------------|----------------------------------|
| 31:15 | RO   | 0x0                | reserved                         |
|       |      |                    | debug_service                    |
| 14:8  | RO   | 0x00               | debug_service signals            |
|       |      |                    | service_wr[2:0], service_rd[3:0] |

| Bit | Attr | Reset Value | Description                                                           |
|-----|------|-------------|-----------------------------------------------------------------------|
|     |      |             | sw_cache_en                                                           |
|     |      |             | cache enable                                                          |
| 7   | RW   | 0x0         | 1'b1: cache enable                                                    |
|     |      |             | 1'b0: cache disable                                                   |
|     |      |             | when sw_cache_en is 1'b1, sw_pref_sigchan should also be 1'b1         |
|     |      |             | sw_pref_sigchan                                                       |
| 6   | RW   | 0x0         | prefetch single channel enable                                        |
|     |      |             | 1'b1: prefetch single channel enable                                  |
|     |      |             | sw_axiwr_sel                                                          |
|     |      |             | axi write master select                                               |
| 5   | RW   | 0x0         | 1'b0: auto sel encoder axi signals and decoder axi signals            |
|     |      |             | 1'b1: sel decoder axi signals (it only use to set bu_dec_e to 1'b0 in |
|     |      |             | the middle of a frame)                                                |
|     |      |             | sw_paral_bus                                                          |
|     |      | 0×0         | paral_bus enable                                                      |
| 4   | RW   |             | when it is set to 1'b1, the axi support read and write service        |
|     |      |             | parallel; when it is set to 1'b0, the axi only support read and write |
|     |      |             | serial                                                                |
|     |      | W 0×0       | sw_intra_dbl3t                                                        |
| 3   | RW   |             | sw_intra_dbl3t                                                        |
|     |      |             | In chroma dc intra prediction, when this bit is enable, there will 3  |
|     |      |             | cycle enhance for every block                                         |
|     |      |             | sw_intra_dblspeed                                                     |
| 2   | RW   | 0x0         | intra double speed enable                                             |
|     |      |             | Intra double speed enable                                             |
|     |      |             | sw_inter_dblspeed                                                     |
| 1   | RW   | 0x0         | inter double speed enable                                             |
|     |      |             | Inter double speed enable                                             |
|     |      |             | sw_stream_len_hi                                                      |
| 0   | RW   | W 0x0       | stream length high bit                                                |
|     |      |             | The extension bit of sw_stream_len                                    |

# VDPU\_SWREG57

Address: Operational Base + offset (0x00e4) intra\_dll3t,intra\_dblspeed,inter\_dblspeed,stream\_len\_hi

| Bit | Attr | <b>Reset Value</b> | Description                 |
|-----|------|--------------------|-----------------------------|
| 21  | RW   | 0×0                | fuse_dec_h264               |
| 31  |      |                    | 1 = H.264 enabled           |
| 20  | RW   | 0x0                | fuse_dec_mpeg4              |
| 30  |      |                    | 1 = MPEG-4/H.263 enabled    |
| 20  | DW   | V 0x0              | fuse_dec_mpeg2              |
| 29  | RW   |                    | 1 = MPEG-2/MPEG-1 enabled N |
| 28  | RW   | 0x0                | reserved                    |

| Bit   | Attr | Reset Value | Description                                                   |
|-------|------|-------------|---------------------------------------------------------------|
|       |      |             | fuse_dec_jpeg                                                 |
| 27    | RW   | 0x0         | Field0000 Abstract                                            |
|       |      |             | 1 = JPEG enabled                                              |
| 26    | RW   | 0x0         | reserved                                                      |
| 25    | RW   | 0×0         | fuse_dec_vc1                                                  |
| 23    | 1200 | 0.00        | 1 = VC1 enabled                                               |
|       |      |             | fuse_dec_pjpeg                                                |
| 24    | RW   | 0x0         | 1 = Progressive JPEG enabled (Requires also JPEG to be        |
|       |      |             | enabled                                                       |
| 23    | RW   | 0x0         | reserved                                                      |
| 22    | RW   | 0x0         | reserved                                                      |
| 21    | RW   | 0x0         | reserved                                                      |
| 20    | RW   | 0x0         | reserved                                                      |
| 19    | RW   | 0x0         | reserved                                                      |
| 18    | RW   | 0x0         | fuse_dec_mvc                                                  |
|       |      |             | enabled (requires also H264 to be enabled)                    |
| 17:16 | RO   | 0x0         | reserved                                                      |
|       |      |             | fuse_dec_maxw_1920                                            |
| 15    | RW   | 0x0         | 1 = Max video width up to 1920 pixels enabled. Priority coded |
|       |      |             | with priority 1.                                              |
|       |      |             | fuse_dec_maxw_1280                                            |
| 14    | RW   | 0x0         | 1 = Max video width up to 1280 pixels enabled. Priority coded |
|       |      |             | with priority 2.                                              |
|       |      |             | fuse_dec_maxw_720                                             |
| 13    | RW   | 0x0         | 1 = Max video width up to 720 pixels enabled. Priority coded  |
|       |      |             | with priority 3.                                              |
|       |      |             | fuse_dec_maxw_352                                             |
| 12    | RW   | 0x0         | 1 = Max video width up to 352 pixels enabled. Priority coded  |
|       |      |             | with priority 4                                               |
| 11:8  | RO   | 0x0         | reserved                                                      |
| 7     | RW   | 0x0         | fuse_dec_refbuffer                                            |
|       |      |             | 1 = reference buffer used                                     |
| 6:0   | RO   | 0x0         | reserved                                                      |

## VDPU\_SWREG58

Address: Operational Base + offset (0x00e8) Decoder debug register 0 (read only)

| Bit | Attr | Reset Value     | Description                                                          |
|-----|------|-----------------|----------------------------------------------------------------------|
| 31  | RO   | 0x0             | reserved                                                             |
| 30  | RO   | (() <b>x</b> () | debug_mv_req                                                         |
| 29  | RO   | 0x0             | mvst_mv_req signal value  debug_rlc_req  prtr_res_y_req signal value |
| 28  | RO   | I()X()          | debug_res_y_req<br>prtr_res_y_req signal value                       |

| Bit  | Attr | <b>Reset Value</b> | Description                  |
|------|------|--------------------|------------------------------|
| 27   | RO   | 0x0                | debug_res_c_req              |
| 27   | KO   | UXU                | prtr_res_c_req signal value  |
| 26   | RO   | 0x0                | debug_strm_da_e              |
| 20   | KU   | UXU                | strm_da_e signal value       |
| 25   | DO   | 0.40               | debug_framerdy               |
| 25   | RO   | 0x0                | dfbu_framerdy signal value   |
| 24   | RO   | 0x0                | debug_filter_req             |
| 24   |      |                    | dfbu_req_e signal value      |
| 23   | D (  | 0x0                | debug_referreq0              |
| 23   | RO   |                    | prbu_referreq0 signal value  |
| 22   | D.O. | O 0x0              | debug_referreq1              |
| 22   | RO   |                    | prbu_referreq1 signal value  |
| 21   | RO   | 0x0                | reserved                     |
| 20.0 | D.O. | 0,000000           | debug_dec_mb_count           |
| 20:0 | RO   | 0x000000           | HW internal MB counter value |

## VDPU\_SWREG59

Address: Operational Base + offset (0x00ec) H264 Chrominance 8 pixel interleaved data base

| Bit  | Attr | <b>Reset Value</b> | Description                                                   |
|------|------|--------------------|---------------------------------------------------------------|
|      |      |                    | sw_dec_ch8pix_base                                            |
|      |      |                    | Base address for additional chrominance data format where     |
| 31:2 | RW   | 0x00000000         | chrominance is interleaved in group of 8 pixels. The usage is |
|      |      |                    | enabled by sw_ch_8pix_ileav_e                                 |
|      |      |                    | [note]:the h264 decoder will use these bits.                  |
| 1:0  | RO   | 0x0                | reserved                                                      |

## VDPU\_SWREG60

Address: Operational Base + offset (0x00f0)

Interrupt register post-processor

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                  |
|-------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:14 | RO   | 0x0                | reserved                                                                                                                                                                                     |
| 13    | RW   | 0x0                | <pre>sw_pp_bus_int Interrupt status bit bus. Error response from bus. In pipeline mode this bit is not used</pre>                                                                            |
| 12    | RW   | 0x0                | sw_pp_rdy_int Interrupt status bit pp. When this bit is high post processor has processed a picture in external mode. In pipeline mode this bit is not used.                                 |
| 11:9  | RO   | 0x0                | reserved                                                                                                                                                                                     |
| 8     | RW   | 0×0                | sw_pp_irq Post-processor IRQ. SW will reset this after interrupt is handled. HINTpp is not used for pp if IRQ disable pp is high (sw_pp_irq_n_e) = 1). In pipeline mode this bit is not used |
| 7:5   | RO   | 0x0                | reserved                                                                                                                                                                                     |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                  |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | RW   | 0×0         | sw_pp_irq_dis Post-processor IRQ disable. When high, there are no interrupts from HW concerning post processing. Polling must be used to see the interrupt                                                                   |
| 3:2 | RO   | 0x0         | reserved                                                                                                                                                                                                                     |
| 1   | RW   | 0×0         | sw_pp_pipeline_e Decoder -post-processing pipeline enable: 0 = Post-processing is processing different picture than decoder or is disabled 1 = Post-processing is performed in pipeline with decoder                         |
| 0   | RW   | 0×0         | sw_pp_e External mode post-processing enable. This bit will start the post-processing operation. Not to be used if PP is in pipeline with decoder (sw_pp_pipeline_e = 1). HW will reset this when picture is post-processed. |

## VDPU\_SWREG61

Address: Operational Base + offset (0x00f4)
Device configuration register post-processor

| Device | 1    |             | ter post-processor                                                                                                                                                                                                                                                               |
|--------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Attr | Reset Value | Description                                                                                                                                                                                                                                                                      |
| 31:24  | RW   | 0×01        | sw_pp_axi_rd_id Read ID used for AXI PP read services (if connected to AXI)                                                                                                                                                                                                      |
| 23:16  | RW   | 0x01        | sw_pp_axi_wr_id Write ID used for AXI PP write services (if connected to AXI)                                                                                                                                                                                                    |
| 15     | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                         |
| 14     | RW   | 0×0         | sw_pp_scmd_dis AXI Single Command Multiple Data disable.                                                                                                                                                                                                                         |
| 13     | RW   | 0x0         | <pre>sw_pp_in_a2_endsel Endian/swap select for Alpha blend input source 2: '0' = Use PP in endian/swap definitions (sw_pp_in_endian, sw_pp_in_swap) '1' = Use Ablend source 1 endian/swap definitions</pre>                                                                      |
| 12     | RW   | 0×0         | sw_pp_in_a1_swap32 Alpha blend source 1 input 32bit data swap (may be used for 64 bit environment): 0 = no swapping of 32 bit words 1 = 32 bit data words are swapped (needed in 64 bit environment to achieve 7-6-5-4-3-2-1-0 byte order(also little endian should be enabled)) |
| 11     | RW   | 0×0         | <pre>sw_pp_in_a1_endian Alpha blend source 1 input data byte endian mode. 0 = Big endian (0-1-2-3 order) 1 = Little endian (3-2-1-0 order)</pre>                                                                                                                                 |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                         |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | RW   | 0×0         | <pre>sw_pp_in_swap32_e PP input 32bit data swap (may be used for 64 bit environment): 0 = no swapping of 32 bit words 1 = 32 bit data words are swapped (needed in 64 bit environment to achieve 7-6-5-4-3-2-1-0 byte order(also little endian should be enabled))</pre>                                            |
| 9   | RW   | 0x0         | sw_pp_data_disc_e PP data discard enable. Precise burst lengths are used with reading services. Extra data is discarded internally.                                                                                                                                                                                 |
| 8   | RW   | 0x1         | sw_pp_clkgate_e  PP dynamic clock gating enable:  1 = Clock is gated from PP structures that are not used  0 = Clock is running for all PP structures  Note: Clock gating value can be changed only when PP is not enabled                                                                                          |
| 7   | RW   | 0×0         | sw_pp_in_endian PP input picture byte endian mode. Used only if PP is in standalone mode. If PP is running pipelined with the decoder, this bit has no effect.  0 = Big endian (0-1-2-3 order) 1 = Little endian (3-2-1-0 order)                                                                                    |
| 6   | RW   | 0×0         | sw_pp_out_endian  PP output picture endian mode for YCbCr data or for any data if config value SW_PP_OEN_VERSION=1  0 = Big endian (0-1-2-3 order)  1 = Little endian (3-2-1-0 order)  (NOTE: For SW_PP_OEN_VERSION=0 16 bit RGB data this bit works as pixel swapping bit. For 32 bit RGB this bit has no meaning) |
| 5   | RW   | 0x0         | <pre>sw_pp_out_swap32_e PP output data word swap (may be used for 64 bit environment): 0 = no swapping of 32 bit words 1 = 32 bit data words are swapped (needed in 64 bit environment to achieve 7-6-5-4-3-2-1-0 byte order (also little endian should be enabled))</pre>                                          |
| 4:0 | RW   | 0×00        | sw_pp_max_burst Maximum burst length for PP bus transactions. 1-16                                                                                                                                                                                                                                                  |

## VDPU\_SWREG62

Address: Operational Base + offset (0x00f8)

Deinterlace control register

| Bit | Attr | Reset Value | Description                                                 |
|-----|------|-------------|-------------------------------------------------------------|
|     |      |             | sw_deint_e                                                  |
| 31  | RW   | 0x0         | De-interlace enable. Input data is in interlaced format and |
|     |      |             | deinterlacing needs to be performed                         |
| 30  | RO   | 0x0         | reserved                                                    |

| Bit   | Attr | <b>Reset Value</b> | Description                           |
|-------|------|--------------------|---------------------------------------|
| 29:16 | RW   | 0×0000             | sw_deint_threshold                    |
|       |      |                    | Threshold value used in deinterlacing |
| 1 5   | RW   | W 1()x()           | sw_deint_blend_e                      |
| 15    |      |                    | Blend enable for de-interlacing       |
| 14.0  | RW   | W 00000            | sw_deint_edge_det                     |
| 14:0  |      | KW UXU             | 0x0000                                |

### VDPU\_SWREG63

Address: Operational Base + offset (0x00fc)

base address for reading post-processing input picture uminan

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                      |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2 | RW   | 0x00000000         | sw_pp_in_lu_base Base address for post-processing input luminance picture. If PP input picture is fetched from fields this base address is used to point to topfield of the picture. Used in external mode only. |
| 1:0  | RO   | 0x0                | reserved                                                                                                                                                                                                         |

### VDPU\_SWREG64

Address: Operational Base + offset (0x0100)

Base address for reading post-processing input picture Cb/Ch

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                                                                              |
|------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |      |                    | sw_pp_in_cb_base Base address for post-processing input Cb picture or for both                                                                                                           |
| 31:2 | RW   |                    | chrominance pictures (if chrominances interleaved). If PP input picture is fetched from fields this base address is used to point to topfield of the picture. Used in external mode only |
| 1:0  | RO   | 0x0                | reserved                                                                                                                                                                                 |

### VDPU\_SWREG65

Address: Operational Base + offset (0x0104)

Base address for reading post-processing input picture Cr

|      | Base address for reading post processing input picture of |             |                                                                     |  |  |  |
|------|-----------------------------------------------------------|-------------|---------------------------------------------------------------------|--|--|--|
| Bit  | Attr                                                      | Reset Value | Description                                                         |  |  |  |
|      |                                                           |             | sw_pp_in_cr_base                                                    |  |  |  |
| 31:2 | RW                                                        | 0x0000000   | Base address for post-processing input cr picture. Used in external |  |  |  |
|      |                                                           |             | mode only                                                           |  |  |  |
| 1:0  | RO                                                        | 0x0         | reserved                                                            |  |  |  |

### VDPU\_SWREG66

Address: Operational Base + offset (0x0108)

Base address for writing post-processed picture luminance/RGB

| Bit  | Attr | <b>Reset Value</b> | Description                                     |
|------|------|--------------------|-------------------------------------------------|
|      |      |                    | sw_pp_out_lu_base                               |
| 31:0 | RW   | 0x00000000         | Base address for post-processing output picture |
|      |      |                    | (luminance/YUYV/RGB).                           |

## VDPU\_SWREG67

Address: Operational Base + offset (0x010c)
Base address for writing post-processed picture Ch

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                              |
|------|------|--------------------|----------------------------------------------------------------------------------------------------------|
| 31:0 | RW   | 0x00000000         | sw_pp_out_ch_base Base address for post-processing output chrominance picture (interleaved chrominance). |

### VDPU\_SWREG68

Address: Operational Base + offset (0x0110)

Register for contrast adjusting

| Bit   | Attr | <b>Reset Value</b> | Description                                     |
|-------|------|--------------------|-------------------------------------------------|
| 21.24 | RW   | / 0x00             | sw_contrast_thr1                                |
| 31:24 |      |                    | Threshold value 1, used with contrast adjusting |
| 23:20 | RO   | 0x0                | reserved                                        |
| 10.10 | RW   | 2W 10x000          | sw_contrast_off2                                |
| 19:10 |      |                    | Offset value 2, used with contrast adjusting    |
| 0.0   | RW   |                    | sw_contrast_off1                                |
| 9:0   |      | 0x000              | Offset value 1, used with contrast adjusting    |

## VDPU\_SWREG69

Address: Operational Base + offset (0x0114)

Register for colour conversion and contrast adjusting

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                          |
|-------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RW   | 0×0         | sw_pp_in_start_ch For YUYV 422 input format. Enable for start_with_chrominance. '0' = the order is Y0CbY0Cr or Y0CrY0Cb '1' = the order is CbY0CrY0 or CrY0CbY0                                                                                                                      |
| 30    | RW   | 0×0         | sw_pp_in_cr_first  For YUYV 422 input format and YCbCr 420 semiplanar format.  Enable for Cr first (before Cb)  '0' = the order is Y0CbY0Cr or CbY0CrY0 (if 420 semiplanar chrominance: CbCrCbCr)  '1' = the order is Y0CrY0Cb or CrY0CbY0 (if 420 semiplanar chrominance: CrCbCrCb) |
| 29    | RW   | 0×0         | <pre>sw_pp_out_start_ch For YUYV 422 output format. Enable for start_with_chrominance. '0' = the order is Y0CbY0Cr or Y0CrY0Cb '1' = the order is CbY0CrY0 or CrY0CbY0</pre>                                                                                                         |
| 28    | RW   | 0x0         | sw_pp_out_cr_first  For YUYV 422 output format. Enable for Cr first (beforeCb)  '0' = the order is Y0CbY0Cr or CbY0CrY0  '1' = the order is Y0CrY0Cb or CrY0CbY0                                                                                                                     |
| 27:18 | RW   | 0×000       | sw_color_coeffa2 Coefficient a2, used with Y pixel to calculate all color components                                                                                                                                                                                                 |

| Bit  | Attr | <b>Reset Value</b> | Description                                                         |
|------|------|--------------------|---------------------------------------------------------------------|
| 17:8 | DW   | 10x000             | sw_color_coeffa1                                                    |
| 17.0 | KVV  |                    | Coefficient a1, used with Y pixel to calculate all color components |
| 7.0  | RW   | N 10x00            | sw_contrast_thr2                                                    |
| 7:0  |      |                    | Threshold value 2, used with contrast adjusting                     |

### VDPU\_SWREG70

Address: Operational Base + offset (0x0118)

Register for colour conversion 0

| Bit   | Attr   | <b>Reset Value</b> | Description                                                    |       |
|-------|--------|--------------------|----------------------------------------------------------------|-------|
| 31:30 | RO     | 0x0                | reserved                                                       |       |
| 29:20 | D\M/   | / 0×000            | sw_color_coeffd                                                |       |
| 29.20 | IX V V |                    | Coefficient d, used with Cb to calculate green component value |       |
| 10.10 | RW     | w 0x000            | sw_color_coeffc                                                |       |
| 19.10 |        | 0000               | Coefficient c, used with Cr to calculate green component value |       |
| 0.0   | RW     | 0000               | sw_color_coeffb                                                |       |
| 9:0   |        | KVV                | KW                                                             | 0x000 |

### VDPU\_SWREG71

Address: Operational Base + offset (0x011c)
Register for colour conversion 1 + rotation mode

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                                                                                           |
|-------|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30 | RO   | 0x0                | reserved                                                                                                                                                              |
| 29:21 | RW   | 0×000              | sw_crop_startx Start coordinate x for the cropped area in macroblocks.                                                                                                |
| 20:18 | RW   | 0x0                | sw_rotation_mode  Rotation mode:  000 = rotation disabled  001 = rotate + 90  010 = rotate -90  011 = horizontal flip (mirror)  100 = vertical flip  101 = rotate 180 |
| 17:10 | RW   | 0×00               | sw_color_coefff Coefficient f, used with Y to adjust brightness                                                                                                       |
| 9:0   | RW   | 0×000              | sw_color_coeffe Coefficient e, used with Cb to calculate blue component value                                                                                         |

## VDPU\_SWREG72

Address: Operational Base + offset (0x0120)

PP input size and -cropping register

| Bit   | Attr | <b>Reset Value</b> | Description                                                            |
|-------|------|--------------------|------------------------------------------------------------------------|
| 31:24 | RW   | (() <b>X</b> ()()  | sw_crop_starty Start coordinate y for the cropped area in macroblocks. |
| 23    | RO   | 0x0                | reserved                                                               |

| Bit   | Attr | <b>Reset Value</b> | Description                                                  |
|-------|------|--------------------|--------------------------------------------------------------|
|       |      |                    | sw_rangemap_coef_y                                           |
| 22:18 | RW   | 0x00               | Range map value for Y component (RANGE_MAPY+9 in VC-         |
|       |      |                    | 1 standard)                                                  |
| 17    | RO   | 0x0                | reserved                                                     |
|       |      |                    | sw_pp_in_height                                              |
| 16:9  | RW   | 0x00               | PP input picture height in MBs. Can be cropped from a bigger |
|       |      |                    | input picture in external mode                               |
|       |      |                    | sw_pp_in_width                                               |
| 8:0   | RW   | 0x000              | PP input picture width in MBs. Can be cropped from a bigger  |
|       |      |                    | input picture in external mode                               |

## VDPU\_SWREG73

Address: Operational Base + offset (0x0124)
PP input picture base address for Y bottom field

| Bit  | Attr | <b>Reset Value</b> | Description                                         |
|------|------|--------------------|-----------------------------------------------------|
| 31:2 | RW   | 10x000000000       | sw_pp_bot_yin_base PP input Y base for bottom field |
| 1:0  | RO   | 0x0                | reserved                                            |

### VDPU\_SWREG74

Address: Operational Base + offset (0x0128) PP input picture base for Ch bottom field

| Bit  | Attr | <b>Reset Value</b> | Description                                                                        |
|------|------|--------------------|------------------------------------------------------------------------------------|
| 31:2 | RW   | 10x000000000       | <pre>sw_pp_bot_cin_base PP input C base for bottom field (mixed chrominance)</pre> |
| 1:0  | RO   | 0x0                | reserved                                                                           |

## VDPU\_SWREG79

Address: Operational Base + offset (0x013c) Scaling ratio register 1 & padding for B

| Bit | Attr | <b>Reset Value</b> | Description                                                                                                                                                    |
|-----|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31  | RW   | 0×0                | sw_rangemap_y_e Range map enable for Y component (RANGE_MAPY_FLAG in VC-1 standard). For VC1 main profile this bit is used as range expansion enable           |
| 30  | RW   | 0×0                | sw_rangemap_c_e Range map enable for chrominance component RANGE_MAPUV_FLAG in VC-1 standard)                                                                  |
| 29  | RW   | 0x0                | sw_ycbcr_range Defines the YCbCr range in RGB conversion: $0 = 16> 235 \text{ for Y,} 16> 240 \text{ for Chrominance}$ $1 = 0> 255 \text{ for all components}$ |

| Bit   | Attr  | <b>Reset Value</b> | Description                                           |                                              |
|-------|-------|--------------------|-------------------------------------------------------|----------------------------------------------|
|       |       |                    | sw_rgb_pix_in32                                       |                                              |
| 28    | RW    | 0x0                | RGB pixel amount/ 32 bit word                         |                                              |
| 20    | IK VV | UXU                | 0 = 1  RGB pixel/32 bit                               |                                              |
|       |       |                    | 1 = 2 RGB pixels/32 bit                               |                                              |
|       |       |                    | sw_rgb_r_padd                                         |                                              |
| 27:23 | RW    | 0x00               | Amount of ones that will be padded in front of the R- |                                              |
|       |       |                    | component                                             |                                              |
|       |       |                    | sw_rgb_g_padd                                         |                                              |
| 22:18 | RW    | 0x00               | Amount of ones that will be padded in front of the G- |                                              |
|       |       |                    | component                                             |                                              |
| 17.0  | DW    | 0x00000            | sw_scale_wratio                                       |                                              |
| 17:0  | KVV   | RW                 | UXUUUUU                                               | Scaling ratio for width (outputw-1/inputw-1) |

## VDPU\_SWREG80

Address: Operational Base + offset (0x0140) Scaling register 0 ratio & padding for R and G

| Bit   |    | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RO | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 30    | RW | 0x0         | sw_pp_fast_scale_e  0 = fast downscaling is not enabled  1 = fast downscaling is enabled. The quality of the picture is  decreased but performance is improved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 29:27 | RW | 0x0         | sw_pp_in_struct PP input data picture structure:  0 = Top field / progressive frame structure: Read input data from top field base address /frame base address and read every line  1 = Bottom field structure: Read input data from bottom field base address and read every line.  2 = Interlaced field structure: Read input data from both top and bottom field base address and take every line from each field.  3 = Interlaced frame structure: Read input data from both top and bottom field base address and take every second line from each field.  4 = Ripped top field structure: Read input data from top field base address and read every second line.  5 = Ripped bottom field structure: Read input data from bottom field base address and read every second line |
| 26:25 | RW | 0×0         | sw_hor_scale_mode  Horizontal scaling mode:  00 = Off  01 = Upscale  10 = Downscale                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Bit   | Attr | <b>Reset Value</b> | Description                                           |
|-------|------|--------------------|-------------------------------------------------------|
|       |      |                    | sw_ver_scale_mode                                     |
|       |      |                    | Vertical scaling mode:                                |
| 24:23 | RW   | 0x0                | 00 = Off                                              |
|       |      |                    | 01 = Upscale                                          |
|       |      |                    | 10 = Downscale                                        |
|       |      |                    | sw_rgb_b_padd                                         |
| 22:18 | RW   | 0x00               | Amount of ones that will be padded in front of the B- |
|       |      |                    | component                                             |
| 17.0  | DW   | 0,00000            | sw_scale_hratio                                       |
| 17:0  | RW   | 0×00000            | Scaling ratio for height (outputh-1/inputh-1)         |

### VDPU\_SWREG81

Address: Operational Base + offset (0x0144)

Scaling ratio register 2

| Bit      | Attr | <b>Reset Value</b> | Description                                                   |                                                               |
|----------|------|--------------------|---------------------------------------------------------------|---------------------------------------------------------------|
| 31:16 RW | DW/  | ' 10x0000          | sw_wscale_invra                                               |                                                               |
| 31.10    | KVV  |                    | Inverse scaling ratio for width, or ch (inputw-1 / outputw-1) |                                                               |
| 15.0     | DW   | 0×0000             | sw_hscale_invra                                               |                                                               |
| 15:0     | KVV  | RW                 | RW 0x0000                                                     | Inverse scaling ratio for height or cv (inputh-1 / outputh-1) |

### VDPU\_SWREG82

Address: Operational Base + offset (0x0148)

Rmask register

| Bit  | Attr | <b>Reset Value</b> | Description                                            |
|------|------|--------------------|--------------------------------------------------------|
| 31:0 | RW   | 10x00000000        | sw_r_mask Bit mask for R component (and alpha channel) |

#### VDPU\_SWREG83

Address: Operational Base + offset (0x014c)

Gmask register

| Bit  | Attr | <b>Reset Value</b> | Description                                  |
|------|------|--------------------|----------------------------------------------|
| 31:0 | RW   | 0x00000000         | sw_g_mask                                    |
| 31.0 | KVV  | 000000000          | Bit mask for G component (and alpha channel) |

## VDPU\_SWREG84

Address: Operational Base + offset (0x0150)

Bmask register

| Bit  | Attr | <b>Reset Value</b> | Description                                  |
|------|------|--------------------|----------------------------------------------|
| 31:0 | RW   | 10×00000000        | sw_b_mask                                    |
| 31:0 |      |                    | Bit mask for B component (and alpha channel) |

### VDPU\_SWREG85

Address: Operational Base + offset (0x0154)

Post-processor control register

| Bit | Attr Reset Value | Description |
|-----|------------------|-------------|

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29 | RW   | 0×0         | sw_pp_in_format PP input picture data format 0 = YUYV 4:2:2 interleaved (supported only in external mode) 1 = YCbCr 4:2:0 Semi-planar in linear raster-scan format 2 = YCbCr 4:2:0 planar (supported only in external mode) 3 = YCbCr 4:0:0 (supported only in pipelined mode) 4 = YCbCr 4:2:2 Semi-planar (supported only in pipelined mode) 5 = YCbCr 4:2:0 Semi-planar in tiled format (supported only in external mode (8170 decoder only) 6 = YCbCr 4:4:0 Semi-planar (supported only in pipelined mode, possible for jpeg only) 7 = Escape pp input data format. Defined in swreg86 |
| 28:26 | RW   | 0×0         | sw_pp_out_format  PP output picture data format:  0 = RGB  1 = YCbCr 4:2:0 planar (Not supported)  2 = YCbCr 4:2:2 planar (Not supported)  3 = YUYV 4:2:2 interleaved  4 = YCbCr 4:4:4 planar (Not supported)  5 = YCh 4:2:0 chrominance interleaved  6 = YCh 4:2:2 (Not supported)  7 = YCh 4:4:4 (Not supported)                                                                                                                                                                                                                                                                        |
| 25:15 | RW   | 0×000       | sw_pp_out_height Scaled picture height in pixels (Must be dividable by 2 or by any if Pixel Accurate PP output configuration is enabled) Max scaled picture height is 1920 pixels or maximum three times the input source height minus 8 pixels                                                                                                                                                                                                                                                                                                                                           |
| 14:4  | RW   | 0x000       | sw_pp_out_width Scaled picture width in pixels. Must be dividable by 8 or by any if Pixel Accurate PP output configuration is enabled. Max scaled picture width is 1920 pixels or maximum three times the input source width minus 8 pixels                                                                                                                                                                                                                                                                                                                                               |
| 3     | RW   | 0×0         | sw_pp_out_tiled_e Tiled mode enable for PP output. Can be used only for YCbYCr 422 output format. Can be used only if correpongind configuration supports this feature. Tile size is 4x4 pixels.                                                                                                                                                                                                                                                                                                                                                                                          |
| 2     | RW   | 0×0         | sw_pp_out_swap16_e PP output swap 16 swaps 16 bit halfs inside of 32 bit word. Can be used for 16 bit RGB to change pixel orders but is valid also for any output format NOTE: requires that configuration of SW_PPD_OEN_VERSION=1                                                                                                                                                                                                                                                                                                                                                        |

| Bit | Attr | <b>Reset Value</b> | Description                                                                                                                                                   |
|-----|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RW   | 0x0                | sw_pp_crop8_r_e PP input picture width is not 16 pixels multiple. Only 8 pixels of the most right MB of the unrotated input picture is used for PP input.     |
| 0   | RW   | 0×0                | sw_pp_crop8_d_e PP input picture height is not 16 pixels multiple. Only 8 pixel rows of the most down MB of the unrotated input picture is used for PP input. |

## VDPU\_SWREG86

Address: Operational Base + offset (0x0158)

Mask 1 start coordinate register

| Mask  | 1 Stai | rt coordinate re   | egistei                                                                                                                                                                                                                                               |
|-------|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Attr   | <b>Reset Value</b> | Description                                                                                                                                                                                                                                           |
| 31:29 | RW     | 0×0                | <pre>sw_pp_in_format_es Escape PP in format. Used if sw_pp_in_format is defined to 7: 0 0 = YCbCr 4:4:4 1 = YCbCr 4:1:1</pre>                                                                                                                         |
| 28    | RO     | 0x0                | reserved                                                                                                                                                                                                                                              |
| 27:23 | RW     | 0x00               | sw_rangemap_coef_c Range map value for chrominance component (RANGE_MAPUV+9 in VC-1 standard)                                                                                                                                                         |
| 22    | RW     | 0x0                | sw_mask1_ablend_e Mask 1 alpha blending enable. Instead of masking the output picture the alpha blending is performed. Alpha blending source can be found from alpha blend 1 base address. Alpha blending can be enabled only for RGB/ YUYV 422 data. |
| 21:11 | RW     | 0x000              | sw_mask1_starty Vertical start pixel for mask area 1. Defines the y coordinate. Coordinate 0,0 means the up-left corner in PP output luminance picture. See Table 47 for restrictions                                                                 |
| 10:0  | RW     | 0x000              | sw_mask1_startix Horizontal start pixel for mask area 1. Defines the x coordinate. Coordinate 0,0 means the up-left corner in PP output luminance picture. See Table 47 for restrictions                                                              |

# VDPU\_SWREG87

Address: Operational Base + offset (0x015c)

Mask 2 start coordinate register

| Bit   | Attr | <b>Reset Value</b> | Description                                                 |
|-------|------|--------------------|-------------------------------------------------------------|
| 31:23 | RO   | 0x0                | reserved                                                    |
|       |      |                    | sw_mask2_ablend_e                                           |
|       |      |                    | Mask 2 alpha blending enable. Instead of masking the output |
| 22    | RW   | 0x0                | picture the alpha blending is performed. Alpha blending     |
|       |      |                    | source can be found from alpha blend 2 base address. Alpha  |
|       |      |                    | blending can be enabled only for RGB/YUYV 422 data.         |

| Bit   | Attr | <b>Reset Value</b> | Description                                                    |
|-------|------|--------------------|----------------------------------------------------------------|
|       | RW   | 0x000              | sw_mask_starty                                                 |
| 21.11 |      |                    | Verical start pixel for mask area 2. Defines the y coordinate. |
| 21.11 |      |                    | Coordinate 0,0 means the up-left corner in PP ouput Y          |
|       |      |                    | picture. See Table 47 for restrictions                         |
|       | RW   | W 0x000            | sw_mask2_startx                                                |
| 10.0  |      |                    | Horizontal start pixel for mask area 2. Defines the x          |
| 10:0  |      |                    | coordinate. Coordinate 0,0 means the up-left corner in PP      |
|       |      |                    | output Y picture. See Table 47 for restrictions                |

### VDPU\_SWREG88

Address: Operational Base + offset (0x0160) Mask 1 size and PP original width register

| Bit   | Attr | Reset Value | Description                                                                                                                                  |
|-------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 31:23 | RW   | 0x000       | sw_ext_orig_width PP input picture original width in macro blocks.                                                                           |
| 22    | RW   | 0x0         | sw_mask1_e<br>Mask 1 enable. If mask 1 is used this bit is high                                                                              |
| 21:11 | RW   | 0×000       | sw_mask1_endy Mask 1 end coordinate y in pixels (inside of PPD output picture). Range must be between [Mask1StartCoordinateY, ScaledHeight]. |
| 10:0  | RW   | 0×000       | sw_mask1_endx Mask 1 end coordinate x in pixels (inside of PPD output picture). Range must be between [Mask1StartCoordinateX, ScaledWidth]   |

### VDPU\_SWREG89

Address: Operational Base + offset (0x0164)

Mask 2 size register

| Bit   | Attr | Reset Value | Description                                                                                                                                 |
|-------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 31:23 | RO   | 0x0         | reserved                                                                                                                                    |
| 22    | RW   | 0x0         | sw_mask2_e<br>Mask 2 enable. If mask 1 is used this bit is high                                                                             |
| 21:11 | RW   | 0x000       | sw_mask2_endy Mask 2 end coordinate y in pixels (inside of PP output picture). Range must be between [Mask2StartCoordinateY, ScaledHeight]. |
| 10:0  | RW   | 0x000       | sw_mask2_endx Mask 2 end coordinate x in pixels (inside of PP output picture). Range must be between [Mask2StartCoordinateX, ScaledWidth].  |

## VDPU\_SWREG90

Address: Operational Base + offset (0x0168)

PiP register 0

| Bit   | Attr | Reset Value | Description                                                                                                                                 |
|-------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30 | RO   | 0x0         | reserved                                                                                                                                    |
| 29    | RW   | 0×0         | <pre>sw_right_cross_e Right side overcross enable. 0 = No right side overcross, 1 = right side overcross</pre>                              |
| 28    | RW   | 0×0         | <pre>sw_left_cross_e Left side overcross enable. 0 = No left side overcross, 1 = left side overcross</pre>                                  |
| 27    | RW   | 0×0         | <pre>sw_up_cross_e Upward overcross enable. 0 = No upward overcross, 1 = upward overcross</pre>                                             |
| 26    | RW   | 0×0         | sw_down_cross_e  Downward overcross enable. 0 = No downward overcross, 1  = downward overcross                                              |
| 25:15 | RW   | 0×000       | sw_up_cross Amount of upward overcross (vertical pixels outside of display from the upper side). Range must be between [0, ScaledHeight].   |
| 14:11 | RO   | 0x0         | reserved                                                                                                                                    |
| 10:0  | RW   | 0x000       | sw_down_cross Amount of downward overcross (vertical pixels outside of displayfrom the down side). Range must be between [0, ScaledHeight]. |

## VDPU\_SWREG91

Address: Operational Base + offset (0x016c)
PiP register 1 and dithering control

| Bit   | Attr | <b>Reset Value</b> | Description                      |
|-------|------|--------------------|----------------------------------|
|       |      |                    | sw_dither_select_r               |
|       |      |                    | Dithering control for R channel: |
| 31:30 | D\M/ | 0x0                | 00 = dithering disabled          |
| 31.30 | IXVV | UXU                | 01 = use four-bit dither matrix  |
|       |      |                    | 10 = use five-bit dither matrix  |
|       |      |                    | 11 = use six-bit dither matrix   |
|       |      |                    | sw_dither_select_g               |
|       | RW   | / 0x0              | Dithering control for G channel: |
| 20.28 |      |                    | 00 = dithering disabled          |
| 29.20 |      |                    | 01 = use four-bit dither matrix  |
|       |      |                    | 10 = use five-bit dither matrix  |
|       |      |                    | 11 = use six-bit dither matrix   |
|       | RW   |                    | sw_dither_select_b               |
|       |      | 0x0                | Dithering control for B channel: |
| 27:26 |      |                    | 00 = dithering disabled          |
| 27.20 |      |                    | 01 = use four-bit dither matrix  |
|       |      |                    | 10 = use five-bit dither matrix  |
|       |      |                    | 11 = use six-bit dither matrix   |

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                 |
|-------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25:24 | RO   | 0x0         | reserved                                                                                                                                                                                                    |
| 23:22 | RW   | 0×0         | sw_pp_tiled_mode Input data is in tiled mode (at the moment valid only for YCbCr 420 data, pipeline or external mode):  0 = Tiled mode not used  1 = Tiled mode enabled for 8x4 sized tiles  2,3 = reserved |
| 21:11 | RW   | 0×000       | sw_right_cross Amount of right side overcross (Horizontal pixels outside o display from the right side). Range must be between [0, ScaledWidth].                                                            |
| 10:0  | RW   | 0x000       | sw_left_cross Amount of left side overcross (Horizontal pixels outside of display from the left side). Range must be between [0, ScaledWidth].                                                              |

## VDPU\_SWREG92

Address: Operational Base + offset (0x0170)

Display width and PP input size extension register

| Bit   | Attr | Reset Value | Description                                                                  |
|-------|------|-------------|------------------------------------------------------------------------------|
| 31:29 | RW   | 0×0         | sw_pp_in_h_ext Extended PP input height. Used with JPEG                      |
| 28:26 | RW   | 0x0         | sw_pp_in_w_ext Extended PP input width. Used with JPEG                       |
| 25:23 | RW   | 0x0         | sw_crop_starty_ext Extended PP input crop start coordinate x. Used with JPEG |
| 22:20 | RW   | 0×0         | sw_crop_start_ext Extended PP input crop start coordinate y. Used with JPEG  |
| 19:12 | RO   | 0x0         | reserved                                                                     |
| 11:0  | RW   | 0×000       | sw_display_width Width of the display in pixels. Max HDTV (1920)             |

## VDPU\_SWREG93

Address: Operational Base + offset (0x0174)
Display width and PP input size extension register

| Bit  | Attr | <b>Reset Value</b> | Description                                                  |
|------|------|--------------------|--------------------------------------------------------------|
|      | RW   | 0×00000000         | sw_abledn1_base                                              |
|      |      |                    | Base address for alpha blending input 1 (if mask1 is used in |
| 31:0 |      |                    | alpha blending mode). Format of data is 24 bit RGB/ YCbCr    |
| 31.0 |      |                    | and endian/swap -mode is as in PP input. Amount of data is   |
|      |      |                    | informed with mask 1 size or with ablend1_scanline if ablend |
|      |      |                    | cropping is supported in configuration.                      |

### VDPU\_SWREG94

Address: Operational Base + offset (0x0178)
Base address for alpha blend 2 qui component

| Bit  | Attr | Reset Value | Description                                                  |
|------|------|-------------|--------------------------------------------------------------|
|      | RW   | 0×00000000  | sw_ablend2_base                                              |
|      |      |             | Base address for alpha blending input 2 (if mask2 is used in |
| 31:0 |      |             | alpha blending mode). Format of data is 24 bit RGB/ YCbCr    |
| 31.0 |      |             | and endian/swap -mode is as in PP input. Amount of data is   |
|      |      |             | informed with mask 2 size or with ablend2_scanline if ablend |
|      |      |             | cropping is supported in configuration.                      |

## VDPU\_SWREG95

Address: Operational Base + offset (0x017c) Base address for alpha blend 2 gui component

| Bit   | Attr | <b>Reset Value</b>                                                                                                           | Description                                                                                                        |
|-------|------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| 31:26 | RO   | 0x0                                                                                                                          | reserved                                                                                                           |
| 25:13 | RW   | 0x0000                                                                                                                       | sw_ablend2_scan Scanline width in pixels for Ablend 2. Usage enabled if corresponding configuration bit is enabled |
| 12:0  | RW   | sw_ablend1_scan  V 0x0000 Scanline width in pixels for Ablend 1. Usage enabled if corresponding configuration bit is enabled |                                                                                                                    |

### VDPU\_SWREG98

Address: Operational Base + offset (0x0188)

PP outupt width/height extension

| Bit  | Attr | Reset Value | Description                                                     |
|------|------|-------------|-----------------------------------------------------------------|
| 31:2 | RO   | 0x0         | reserved                                                        |
| 1    | RW   | 0x0         | sw_pp_out_h_ext<br>sw_pp_out_h_ext<br>PP output heightextension |
| 0    | RW   | 0x0         | sw_pp_out_w_ext<br>sw_pp_out_w_ext<br>PP output widthextension  |

## VDPU\_SWREG99

Address: Operational Base + offset (0x018c)

PP fuse register (read only)

| Bit   | Attr | <b>Reset Value</b> | Description                |
|-------|------|--------------------|----------------------------|
| 31    | 2    | 0×1                | fuse_pp_pp                 |
| 31    | RO   |                    | 1 = PP enabled             |
| 30    | DC   | 0x1                | fuse_pp_deint              |
| 30    | RO   |                    | 1 = Deinterlacing enabled  |
| 29    | DΟ   | 0x1                | fuse_pp_ablend             |
| 29    | KU   |                    | 1 = Alpha Blending enabled |
| 28:16 | RO   | 0x0                | reserved                   |

| Bit  | Attr | <b>Reset Value</b> | Description                                                 |
|------|------|--------------------|-------------------------------------------------------------|
|      |      |                    | fuse_pp_maxw_1920                                           |
| 15   | RO   | 0x1                | 1 = Max PP output width up to 1920 pixels enabled. Priority |
|      |      |                    | coded with priority 1                                       |
|      |      |                    | fuse_pp_maxw_1280                                           |
| 14   | RO   | 0x1                | 1 = Max PP output width up to 1280 pixels enabled. Priority |
|      |      |                    | coded with priority 2                                       |
|      |      |                    | fuse_pp_maxw_720                                            |
| 13   | RO   | 0x1                | 1 = Max PP output width up to 720 pixels enabled. Priority  |
|      |      |                    | coded with priority 3                                       |
|      |      |                    | fuse_pp_maxw_352                                            |
| 12   | RO   | 0x1                | 1 = Max PP output width up to 352 pixels enabled. Priority  |
|      |      |                    | coded with priority 4                                       |
| 11:0 | RO   | 0x0                | reserved                                                    |

## VDPU\_SWREG100

Address: Operational Base + offset (0x0190)

Synthesis configuration register post-processor (read only).

| Bit   | Attr | Reset Value | Description                                                 |
|-------|------|-------------|-------------------------------------------------------------|
|       |      |             | SW_ABLEND_CROP_E                                            |
|       |      |             | Alpha blending support for input cropping:                  |
|       |      |             | '0' : Not supported. External memory must include the exact |
| 31    | RO   | 0×1         | image of the area being alpha blended                       |
|       |      |             | '1' : Supported. External memory can include a picture from |
|       |      |             | blended area can be cropped. Requires usage of swreg95      |
|       |      |             | SW_PPD_PIXAC_E                                              |
|       |      |             | Pixel Accurate PP output mode exists:                       |
|       |      |             | '0' = PIP, Scaling and masks can be adjusted by steps of 8  |
| 30    | RO   | 0x1         | pixels (width) or 2 pixels (height)                         |
|       |      | 10          | '1' = PIP, Scaling and masks can be adjusted by steps of 1  |
|       |      |             | pixel for RGB and 2 pixels for subsampled chroma formats    |
|       |      |             | (by using bus specific write strobe functionality)          |
|       | RO   | 0×1         | SW_PPD_TILED_EXIST                                          |
| 29    |      |             | PP output YCbYCr 422 tiled support (4x4 pixel tiles)        |
| 23    |      |             | '0' = Not supported                                         |
|       |      |             | '1' = Supported                                             |
|       |      |             | SW_PPD_DITH_EXIST                                           |
| 28    | RO   | 0×1         | Dithering exists:                                           |
| 20    | 110  | OXI         | '0' = no                                                    |
|       |      |             | '1' = yes                                                   |
|       |      |             | SW_PPD_SCALE_LEVEL                                          |
|       |      |             | Scaling support:                                            |
| 27:26 | RO   | 0x3         | 00 = No scaling                                             |
|       | NO.  | NO UX3      | 01 = Scaling with lo perfomance architecture                |
|       |      |             | 10 = Scaling with high performance architecture             |
|       |      |             | 11 = Scaling with high performance architecture + fast      |

| Bit   | Attr | Reset Value | Description                                       |
|-------|------|-------------|---------------------------------------------------|
|       |      |             | SW_PPD_DEINT_EXIST                                |
| 25    | RO   | 0x1         | De-interlacing exits:                             |
| 25    | KO   | UXI         | '0' = no                                          |
|       |      |             | '1' = yes                                         |
|       |      |             | SW_PPD_BLEND_EXIST                                |
| 24    | RO   | 0x1         | Alpha blending exists:                            |
| 24    | KU   | UXI         | '0' = no                                          |
|       |      |             | '1' = yes                                         |
|       |      |             | SW_PPD_IBUFF_LEVEL                                |
| 23    | RO   | 0x1         | PP input buffering level:                         |
| 23    | KO   | OXI         | '0' = 1 MB input buffering is used                |
|       |      |             | '1' = 4 MB input buffering is used                |
| 22:19 | RO   | 0x0         | reserved                                          |
|       |      |             | SW_PPD_OEN_VERSION                                |
| 18    | RO   | 0x1         | PP output endian version:                         |
| 10    | KO   | OXI         | '0' = Endian mode supported for other than RGB    |
|       |      |             | '1' = Endian mode supported for any output format |
|       |      | 0x1         | SW_PPD_OBUFF_LEVEL                                |
| 17    | RO   |             | PP output buffering level:                        |
| 17    | KO   |             | '0' = 1 unit output buffering is used             |
|       |      |             | '1' = 4 unit output buffering is used             |
|       |      |             | SW_PPD_PP_EXIST                                   |
| 16    | RO   | 0x1         | PPD exists:                                       |
| 10    | KO   | UXI         | '0' = no                                          |
|       |      |             | '1' = yes                                         |
|       |      |             | SW_PPD_IN_TILED_L                                 |
| 15.14 | DO   | 0.41        | PPD input tiled mode support level                |
| 15:14 | KU   | 0x1         | 0 = not supported                                 |
|       |      |             | 1 = 8x4 tile size supported                       |
| 13:11 | RO   | 0x0         | reserved                                          |
| 10.0  | D.C. | 0.4790      | SW_PPD_MAX_OWIDTH                                 |
| 10:0  | RO   | 0x780       | Max supported PP output width in pixels           |

## VDPU\_SWREG101

Address: Operational Base + offset (0x0194)

soft reset signals

| Bit  | Attr | Reset Value | Description             |
|------|------|-------------|-------------------------|
| 31:1 | RO   | 0x0         | reserved                |
|      |      |             | sw_soft_reset           |
|      | D.4. |             | softreset pulse signal  |
| 0    | RW   | 0x0         | softreset pulse signal  |
|      |      |             | write to 1'b1, valid;   |
|      |      |             | write to 1'b0, invalid; |

## VDPU\_SWREG102

Address: Operational Base + offset (0x0198)

vpu performance cycle

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                         |  |
|------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:0 | RW   | 0x00000000         | vpu_work_cycle vpu working cycle number write initial/reset value in the begin of frame start,then will auto count base this value. |  |

## VDPU\_SWREG103

Address: Operational Base + offset (0x019c)

AXI DDR READ DATA NUM

| Bit  | Attr | <b>Reset Value</b> | Description                         |  |
|------|------|--------------------|-------------------------------------|--|
|      |      |                    | sw_axi_ddr_rdata                    |  |
| 31:0 | RW   | 0x00000000         | axi ddr rdata num                   |  |
|      |      |                    | axi ddr rdata num, the unit is byte |  |

## VDPU\_SWREG104

Address: Operational Base + offset (0x01a0)

Register0000 Abstract

|      |      | 3 0 7 1D D C: CI CI C |                                                                          |
|------|------|-----------------------|--------------------------------------------------------------------------|
| Bit  | Attr | <b>Reset Value</b>    | Description                                                              |
| 31:1 | RO   | 0x0                   | reserved                                                                 |
| 0    | RW   | 0x0                   | sw_axi_ddr_wdata<br>vdpu write data byte num<br>vdpu write data byte num |

### VDPU\_SWREG105

Address: Operational Base + offset (0x01a4)

| Bit   | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:20 | RO   | 0x0                | reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 19:16 |      | 0×0                | mon_sig_sel1 monitor signal sellected for cnt1 select the counter be used for which to calculate cycle num 4'b0000: don't work 4'b0001:mv buffer hold back stream decode working cycles 4'b0010:the output fifo of cabac keep full cycles 4'b0011:the Code stream parsing block working cycles 4'b0100:scd block can't write data to scd buffer cycles 4'b0101:The speed of reconsitution and interpolation fast than reference frames feach cycles 4'b0110:The speed of reconsitution and interpolation slow than reference frames feach cycles 4'b0111:the cycles filter block hold back pred block 4'b1000:the cycles of pred block waiting for Residual data 4'b1001:the cycles of bus Related modules working |
| 15:4  | RO   | 0x0                | reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Bit | Attr | <b>Reset Value</b> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0 | RW   | 0×0                | mon_sig_sel0 monitor signal sellected for cnt0 select the counter be used for which to calculate cycle num 4'b0000: don't work 4'b0001:mv buffer hold back stream decode working cycles 4'b0010:the output fifo of cabac keep full cycles 4'b0011:the Code stream parsing block working cycles 4'b0100:scd block can't write data to scd buffer cycles 4'b0101:The speed of reconsitution and interpolation fast than reference frames feach cycles 4'b0110:The speed of reconsitution and interpolation slow than reference frames feach cycles 4'b0111:the cycles filter block hold back pred block 4'b1000:the cycles of pred block waiting for Residual data 4'b1001:the cycles of bus Related modules working |

### VDPU\_SWREG106

Address: Operational Base + offset (0x01a8)

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                                                    |
|------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | RW   | 0x00000000         | performance_mon_cnt0 the counter for the secected signal valid cycles whic describe in swreg105[3:0] write initial/reset value |

### VDPU\_SWREG107

Address: Operational Base + offset (0x01ac)

| Bit  | Attr | <b>Reset Value</b> | Description                                                       |
|------|------|--------------------|-------------------------------------------------------------------|
|      |      |                    | performance_mon_cnt1                                              |
|      |      |                    | Field0000 Abstract                                                |
| 31:0 | RW   | 0×00000000         | the counter for the secected signal valid cycles whic describe in |
|      |      |                    | swreg105[19:16]                                                   |
|      |      |                    | write initial/reset value                                         |

## VCODEC\_MMU\_DTE\_ADDR

Address: Operational Base + offset (0x0000)

MMU current page Table address

| Bit  | Attr | <b>Reset Value</b> | Description                    |
|------|------|--------------------|--------------------------------|
|      |      |                    | MMU_DTE_ADDR                   |
| 31:0 | RW   | 0x00000000         | MMU_DTE_ADDR                   |
|      |      |                    | MMU current page Table address |

### VCODEC\_MMU\_STATUS

Address: Operational Base + offset (0x0004)

MMU status register

| Bit Attr Reset Valu | e Description |
|---------------------|---------------|
|---------------------|---------------|

| Bit   | Attr | Reset Value | Description                                                      |
|-------|------|-------------|------------------------------------------------------------------|
| 31:11 | RO   | 0x0         | reserved                                                         |
|       |      |             | PAGE_FAULT_BUS_ID                                                |
| 10:6  | RO   | 0x00        | page fault bus id                                                |
|       |      |             | Index of master reponsible for last page fault                   |
|       |      |             | PAGE_FAULT_IS_WRITE                                              |
|       |      |             | page fault acess                                                 |
| 5     | RO   | 0x0         | The direction of access for last page fault:                     |
|       |      |             | 0 = Read                                                         |
|       |      |             | 1 = Write                                                        |
|       |      |             | REPLAY_BUFFER_EMPTY                                              |
| 4     | RO   | 0x1         | replay buffer empty status                                       |
|       |      |             | 1'b1:The MMU replay buffer is empty                              |
|       |      |             | MMU_IDLE                                                         |
|       |      |             | mmu idle status                                                  |
| 3     | RO   | 0x1         | The MMU is idle when accesses are being translated and there are |
|       |      |             | no unfinished translated accesses.                               |
|       |      |             | 1'b1: MMU is idle                                                |
|       |      |             | STAIL_ACTIVE                                                     |
|       |      |             | stall active status                                              |
| 2     | RO   | 0x0         | MMU stall mode currently enabled. The mode is enabled by         |
|       |      |             | command                                                          |
|       |      |             | 1'b1: MMU is in stall active status                              |
|       |      |             | PAGE_FAULT_ACTIVE                                                |
|       |      |             | page fault active status                                         |
| 1     | RO   | 0x0         | MMU page fault mode currently enabled . The mode is enabled by   |
|       |      |             | command.                                                         |
|       |      |             | 1'b1: page fault is active                                       |
|       |      |             | PAGING_ENABLED                                                   |
| 0     | RO   | 0x0         | Paging enabled status                                            |
|       |      |             | 1'b0: paging is disabled                                         |
|       |      |             | 1'b1: Paging is enabled                                          |

# VCODEC\_MMU\_COMMAND

Address: Operational Base + offset (0x0008) MMU command register

| Bit  | Attr | Reset Value | Description |
|------|------|-------------|-------------|
| 31:3 | RO   | 0x0         | reserved    |

| Bit | Attr | <b>Reset Value</b> | Description            |
|-----|------|--------------------|------------------------|
|     |      |                    | MMU_CMD                |
|     |      |                    | mmu cmd                |
|     |      |                    | MMU_CMD. This can be:  |
|     |      |                    | 0: MMU_ENABLE_PAGING   |
| 2:0 | WO   | 0.40               | 1: MMU_DISABLE_PAGING  |
| 2:0 | WO   | 0x0                | 2: MMU_ENABLE_STALL    |
|     |      |                    | 3: MMU_DISABLE_STALL   |
|     |      |                    | 4: MMU_ZAP_CACHE       |
|     |      |                    | 5: MMU_PAGE_FAULT_DONE |
|     |      |                    | 6: MMU_FORCE_RESET     |

### VCODEC\_MMU\_PAGE\_FAULT\_ADDR

Address: Operational Base + offset (0x000c) MMU logical address of last page fault

Bit Attr Reset Value Description

PAGE\_FAULT\_ADDR

page fault addr

address of last page fault

### VCODEC\_MMU\_ZAP\_ONE\_LINE

Address: Operational Base + offset (0x0010)

MMU Zap cache line register

| Bit  | Attr | <b>Reset Value</b> | Description                                         |
|------|------|--------------------|-----------------------------------------------------|
|      |      |                    | MMU_ZAP_ONE_LINE                                    |
| 31:0 | WO   | 0x00000000         | zap one line                                        |
|      |      |                    | address to be invalidated from the page table cache |

## VCODEC\_MMU\_INT\_RAWSTAT

Address: Operational Base + offset (0x0014)

MMU raw interrupt status register

| Bit  | Attr | Reset Value | Description           |
|------|------|-------------|-----------------------|
| 31:2 | RO   | 0x0         | reserved              |
|      |      |             | READ_BUS_ERROR        |
| 1    | RW   | 0×0         | read bus error        |
|      |      |             | read bus error status |
|      |      |             | PAGE_FAULT            |
| 0    | RW   | 0x0         | page fault            |
|      |      |             | page fault status     |

## VCODEC\_MMU\_INT\_CLEAR

Address: Operational Base + offset (0x0018)

MMU raw interrupt status register

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:2 | RO   | 0x0                | reserved    |

| Bit | Attr | <b>Reset Value</b> | Description                     |
|-----|------|--------------------|---------------------------------|
|     |      |                    | READ_BUS_ERROR                  |
| 1   | WO   | 0x0                | read bus error                  |
|     |      |                    | write 1 to clear read bus error |
| 0   |      |                    | PAGE_FAULT                      |
|     | WO   | 0x0                | page fault clear                |
|     |      |                    | write 1 to page fault clear     |

## VCODEC\_MMU\_INT\_MASK

Address: Operational Base + offset (0x001c)

MMU raw interrupt status register

| Bit  | Attr | Reset Value | Description                                                        |
|------|------|-------------|--------------------------------------------------------------------|
| 31:2 | RO   | 0x0         | reserved                                                           |
|      |      |             | READ_BUS_ERROR                                                     |
| 1    | RW   | 0x0         | read bus error                                                     |
|      |      |             | enable the read bus interrupt souce when this bit is set to 1'b1   |
|      |      |             | PAGE_FAULT                                                         |
| 0    | RW   | 0x0         | page fault mask                                                    |
|      |      |             | enable the page fault interrupt souce when this bit is set to 1'b1 |

### VCODEC\_MMU\_INT\_STATUS

Address: Operational Base + offset (0x0020)

MMU raw interrupt status register

| Bit  | Attr | Reset Value | Description                                                     |
|------|------|-------------|-----------------------------------------------------------------|
| 31:2 | RO   | 0x0         | reserved                                                        |
| 1    | RO   |             | READ_BUS_ERROR read bus error status 1'b1:read bus error status |
| 0    | RO   | `           | PAGE_FAULT page fault status 1'b1:page fault                    |

## VCODEC\_MMU\_AUTO\_GATING

Address: Operational Base + offset (0x0024)

mmu auto gating

| Bit  | Attr | <b>Reset Value</b> | Description                                       |
|------|------|--------------------|---------------------------------------------------|
| 31:1 | RO   | 0x0                | reserved                                          |
|      |      |                    | mmu_auto_clkgating                                |
| 0    | RW   | 0x1                | mmu_auto_clkgating                                |
|      |      |                    | when it is 1'b1, the mmu will auto gating it self |

### pref\_cache\_VERSION

Address: Operational Base + offset (0x0000)

VERSION register

| Bit | Attr Reset Value | Description |
|-----|------------------|-------------|
|-----|------------------|-------------|

| Bit   | Attr | <b>Reset Value</b> | Description           |
|-------|------|--------------------|-----------------------|
|       |      |                    | PRODUCT_ID            |
| 31:16 | RO   | 0xcac2             | Field0000 Abstract    |
|       |      |                    | Field0000 Description |
|       |      |                    | VERSION_MAJOR         |
| 15:8  | RO   | 0x01               | Field0000 Abstract    |
|       |      |                    | Field0000 Description |
|       |      |                    | VERSION_MINOR         |
| 7:0   | RO   | 0x01               | Field0000 Abstract    |
|       |      |                    | Field0000 Description |

pref\_cache\_SIZE

Address: Operational Base + offset (0x0004)

L2 cache SIZE

| Bit   | Attr | Reset Value | Description                     |
|-------|------|-------------|---------------------------------|
|       |      |             | External_bus_width              |
| 31:24 | RO   | 0x06        | Field0000 Abstract              |
|       |      |             | Log2 external bus width in bits |
|       |      |             | CACHE_SIZE                      |
| 23:16 | RO   | 0x11        | Field0000 Abstract              |
|       |      |             | Log2 cache size in bytes        |
|       |      |             | ASSOCIATIVITY                   |
| 15:8  | RO   | 0x02        | Field0000 Abstract              |
|       |      |             | Log2 associativity              |
|       |      |             | LINE_SIZE                       |
| 7:0   | RO   | 0x06        | Field0000 Abstract              |
|       |      |             | Log2 line size in bytes         |

## pref\_cache\_STATUS

Address: Operational Base + offset (0x0008)

Status register

| Bit  |    | Reset Value | Description                                  |
|------|----|-------------|----------------------------------------------|
| 31:2 | RO | 0x0         | reserved                                     |
|      |    |             | DATA_BUSY                                    |
| 1    | RO | 0×0         | Field0000 Abstract                           |
|      |    |             | set when the cache is busy handling data     |
|      |    |             | CMD_BUSY                                     |
| 0    | RO | 0x0         | Field0000 Abstract                           |
|      | •  |             | set when the cache is busy handling commands |

## pref\_cache\_COMMAND

Address: Operational Base + offset (0x0010)

Command setting register

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:6 | RO   | 0x0                | reserved    |

| Bit  | Attr | <b>Reset Value</b> | Description                   |
|------|------|--------------------|-------------------------------|
|      |      |                    | sw_addrb_sel                  |
|      |      |                    | Field0000 Abstract            |
| E. 4 | RW ( | 0.40               | 2'b00:to sel b[14:6]          |
| 5:4  |      | 0x0                | 2'b01:to sel b[15:9], b[7:6]  |
|      |      |                    | 2'b10:to sel b[16:10], b[7:6] |
|      |      |                    | 2'b11:to sel b[17:11], b[7:6] |
| 3    | RO   | 0x0                | reserved                      |
|      |      |                    | COMMAND                       |
| 2:0  | WO   | O 0x0              | Field0000 Abstract            |
| 2:0  |      |                    | The possible command is       |
|      |      |                    |                               |

## pref\_cache\_CLEAR\_PAGE

Address: Operational Base + offset (0x0014)

clear page register

| Bit  | Attr | <b>Reset Value</b> | Description                                                                                        |
|------|------|--------------------|----------------------------------------------------------------------------------------------------|
| 31:0 | WO   | 0x00000000         | CLEAR_PAGE Field0000 Abstract writing an address, invlidates all lines in that page from the cache |

## pref\_cache\_MAX\_READS

Address: Operational Base + offset (0x0018)

maximum read register

| Bit  | Attr | Reset Value | Description                                                                                   |
|------|------|-------------|-----------------------------------------------------------------------------------------------|
| 31:5 | RO   | 0x0         | reserved                                                                                      |
| 4:0  | RW   | 0x1c        | MAX_READS Field0000 Abstract Limit the number of outstanding read transactions to this amount |

## pref\_cache\_PERFCNT\_SRC0

Address: Operational Base + offset (0x0020) performance counter 0 source register

| Bit  | Attr Reset Value | Description |
|------|------------------|-------------|
| 31:4 | RO 0x0           | reserved    |

| Bit | Attr | <b>Reset Value</b> | Description                                                        |
|-----|------|--------------------|--------------------------------------------------------------------|
|     |      |                    | PERFCNT_SRC0                                                       |
|     |      |                    | Field0000 Abstract                                                 |
|     |      |                    | This register holds all the possible source values for Performance |
|     |      |                    | Counter 0                                                          |
|     |      |                    | 0: total clock cycles                                              |
|     |      |                    | 1: active clock cycles                                             |
|     |      |                    | 2: read transactions, master                                       |
| 3:0 | RW   | 0x0                | 3: word reads, master                                              |
|     |      |                    | 4: read transactions, slave                                        |
|     |      |                    | 5: word reads, slave                                               |
|     |      |                    | 6: read hit, slave                                                 |
|     |      |                    | 7: read misses, slave                                              |
|     |      |                    | 8: read invalidates, slave                                         |
|     |      |                    | 9: cacheable read transactions, slave                              |
|     |      |                    | 10: bad hit nmber, slave                                           |

## pref\_cache\_PERFCNT\_VAL0

Address: Operational Base + offset (0x0024)

performance counter 0 value register

| Bit  | Attr | <b>Reset Value</b> | Description                                                 |
|------|------|--------------------|-------------------------------------------------------------|
| 31:0 | RW   | 0x00000000         | PERFCNT_VAL0 Field0000 Abstract Performance counter 0 value |

## pref\_cache\_PERFCNT\_SRC1

Address: Operational Base + offset (0x0028) performance counter 0 source register

| Bit  | Attr | Reset Value | Description                                                        |
|------|------|-------------|--------------------------------------------------------------------|
| 31:4 | RO   | 0x0         | reserved                                                           |
|      |      |             | PERFCNT_SRC1                                                       |
|      |      |             | Field0000 Abstract                                                 |
|      |      |             | This register holds all the possible source values for Performance |
|      |      |             | Counter 1                                                          |
|      |      |             | 0: total clock cycles                                              |
|      |      |             | 1: active clock cycles                                             |
|      |      |             | 2: read transactions, master                                       |
| 3:0  | RW   | 0x0         | 3: word reads, master                                              |
|      |      |             | 4: read transactions, slave                                        |
|      |      |             | 5: word reads, slave                                               |
|      |      |             | 6: read hit, slave                                                 |
|      |      |             | 7: read misses, slave                                              |
|      |      |             | 8: read invalidates, slave                                         |
|      |      |             | 9: cacheable read transactions, slave                              |
|      |      |             | 10: bad hit nmber, slave                                           |

### pref\_cache\_PERFCNT\_VAL1

Address: Operational Base + offset (0x002c)

performance counter 1 value register

| Bit  | Attr | <b>Reset Value</b> | Description                 |
|------|------|--------------------|-----------------------------|
|      |      |                    | PERFCNT_VAL1                |
| 31:0 | RW   | 0x00000000         | Field0000 Abstract          |
|      |      |                    | Performance counter 1 value |

## 3.4.6 MMU Registers Summary

| Name                    | Offset | Size | <b>Reset Value</b> | Description                       |
|-------------------------|--------|------|--------------------|-----------------------------------|
| mmu_DTE_ADDR            | 0x0000 | W    | 0x00000000         | MMU current page Table address    |
| mmu_STATUS              | 0x0004 | W    | 0x0000018          | MMU status register               |
| mmu_COMMAND             | 0x0008 | W    | 0x00000000         | MMU command register              |
| mmu_PAGE_FAULT_ADDR     | 0×000c | W    | 10×00000000        | MMU logical address of last page  |
| IIIIIIu_PAGE_FAULI_ADDR | UXUUUC | VV   |                    | fault                             |
| mmu_ZAP_ONE_LINE        | 0x0010 | W    | 0x00000000         | MMU Zap cache line register       |
| mmu_INT_RAWSTAT         | 0x0014 | W    | 0x00000000         | MMU raw interrupt status register |
| mmu_INT_CLEAR           | 0x0018 | W    | 0x00000000         | MMU raw interrupt status register |
| mmu_INT_MASK            | 0x001c | W    | 0x00000000         | MMU raw interrupt status register |
| mmu_INT_STATUS          | 0x0020 | W    | 0x00000000         | MMU raw interrupt status register |
| mmu_AUTO_GATING         | 0x0024 | W    | 0x00000001         | mmu auto gating                   |

Notes: Size: B- Byte (8 bits) access, HW- Half WORD (16 bits) access, W-WORD (32 bits) access

## 3.4.7 MMU Detail Register Description

## mmu\_DTE\_ADDR

Address: Operational Base + offset (0x0000)

MMU current page Table address

| Bit  | Attr | Reset Value | Description                                                                          |
|------|------|-------------|--------------------------------------------------------------------------------------|
| 31:0 | RW   | 0x00000000  | MMU_DTE_ADDR  mmu dte base addr  mmu dte base addr , the address must be 4kb aligned |

### mmu\_STATUS

Address: Operational Base + offset (0x0004)

MMU status register

| Bit   | Attr | Reset Value | Description                                    |
|-------|------|-------------|------------------------------------------------|
| 31:11 | RO   | 0x0         | reserved                                       |
|       |      |             | PAGE_FAULT_BUS_ID                              |
| 10:6  | RO   | 0x00        | page fault bus id                              |
|       |      |             | Index of master reponsible for last page fault |
|       |      |             | PAGE_FAULT_IS_WRITE                            |
|       |      |             | page fault acess                               |
| 5     | RO   | 0x0         | The direction of access for last page fault:   |
|       |      |             | 0 = Read                                       |
|       |      |             | 1 = Write                                      |

| Bit | Attr | Reset Value | Description                                                      |
|-----|------|-------------|------------------------------------------------------------------|
|     |      |             | REPLAY_BUFFER_EMPTY                                              |
| 4   | RO   | 0x1         | replay buffer empty status                                       |
|     |      |             | 1'b1:The MMU replay buffer is empty                              |
|     |      |             | MMU_IDLE                                                         |
|     |      |             | mmu idle status                                                  |
| 3   | RO   | 0x1         | The MMU is idle when accesses are being translated and there are |
|     |      |             | no unfinished translated accesses.                               |
|     |      |             | 1'b1: MMU is idle                                                |
|     |      |             | STAIL_ACTIVE                                                     |
|     |      | 0x0         | stall active status                                              |
| 2   | RO   |             | MMU stall mode currently enabled. The mode is enabled by         |
|     |      |             | command                                                          |
|     |      |             | 1'b1: MMU is in stall active status                              |
|     |      |             | PAGE_FAULT_ACTIVE                                                |
|     |      |             | page fault active status                                         |
| 1   | RO   | 0x0         | MMU page fault mode currently enabled . The mode is enabled by   |
|     |      |             | command.                                                         |
|     |      |             | 1'b1: page fault is active                                       |
|     |      |             | PAGING_ENABLED                                                   |
| 0   | RO   | O 0x0       | Paging enabled status                                            |
|     |      |             | 1'b0: paging is disabled                                         |
|     |      |             |                                                                  |

## mmu\_COMMAND

Address: Operational Base + offset (0x0008)

MMU command register

|      | 1  | Reset Value | Description            |
|------|----|-------------|------------------------|
| 31:3 | RO | 0x0         | reserved               |
|      |    |             | MMU_CMD                |
|      |    |             | Field0000 Abstract     |
|      |    |             | MMU_CMD. This can be:  |
|      |    | 0×0         | 0: MMU_ENABLE_PAGING   |
| 2:0  | WO |             | 1: MMU_DISABLE_PAGING  |
| 2.0  | WO |             | 2: MMU_ENABLE_STALL    |
|      |    |             | 3: MMU_DISABLE_STALL   |
|      |    |             | 4: MMU_ZAP_CACHE       |
|      |    |             | 5: MMU_PAGE_FAULT_DONE |
|      |    |             | 6: MMU_FORCE_RESET     |

## mmu\_PAGE\_FAULT\_ADDR

Address: Operational Base + offset (0x000c) MMU logical address of last page fault

| Bit | Attr | Reset Value | Description |
|-----|------|-------------|-------------|

| Bit  | Attr | <b>Reset Value</b> | Description                |  |  |
|------|------|--------------------|----------------------------|--|--|
|      |      |                    | PAGE_FAULT_ADDR            |  |  |
| 31:0 | RO   | 0x00000000         | Field0000 Abstract         |  |  |
|      |      |                    | address of last page fault |  |  |

### mmu\_ZAP\_ONE\_LINE

Address: Operational Base + offset (0x0010)

MMU Zap cache line register

| Bit  | Attr | <b>Reset Value</b> | Description                                         |
|------|------|--------------------|-----------------------------------------------------|
|      |      |                    | MMU_ZAP_ONE_LINE                                    |
| 31:0 | WO   | 0x00000000         | Field0000 Abstract                                  |
|      |      |                    | address to be invalidated from the page table cache |

### mmu\_INT\_RAWSTAT

Address: Operational Base + offset (0x0014)

MMU raw interrupt status register

| Bit  | Attr | Reset Value | Description        |
|------|------|-------------|--------------------|
| 31:2 | RO   | 0x0         | reserved           |
|      |      |             | READ_BUS_ERROR     |
| 1    | RW   | 0x0         | Field0000 Abstract |
|      |      |             | read bus error     |
|      |      |             | PAGE_FAULT         |
| 0    | RW   | 0x0         | Field0000 Abstract |
|      |      |             | page fault         |

## mmu\_INT\_CLEAR

Address: Operational Base + offset (0x0018)

MMU raw interrupt status register

| Bit  | Attr | <b>Reset Value</b> | Description        |
|------|------|--------------------|--------------------|
| 31:2 | RO   | 0x0                | reserved           |
|      |      |                    | READ_BUS_ERROR     |
| 1    | WO   | 0x0                | Field0000 Abstract |
|      |      |                    | read bus error     |
|      |      |                    | PAGE_FAULT         |
| 0    | wo   | 0×0                | Field0000 Abstract |
|      |      |                    | page fault         |

## mmu\_INT\_MASK

Address: Operational Base + offset (0x001c)

MMU raw interrupt status register

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:2 | RO   | 0x0                | reserved    |

| Bit | Attr | <b>Reset Value</b> | Description                                                          |  |  |  |
|-----|------|--------------------|----------------------------------------------------------------------|--|--|--|
|     |      | 0x0                | READ_BUS_ERROR                                                       |  |  |  |
| 1   | RW   |                    | Field0000 Abstract                                                   |  |  |  |
| 1   | KVV  |                    | read bus error                                                       |  |  |  |
|     |      |                    | enable an interrupt source if the corresponding mask bit is set to 1 |  |  |  |
|     |      | 0×0                | PAGE_FAULT                                                           |  |  |  |
|     | DW   |                    | Field0000 Abstract                                                   |  |  |  |
| 0   | KVV  |                    | page fault                                                           |  |  |  |
|     |      |                    | enable an interrupt source if the corresponding mask bit is set to 1 |  |  |  |

## mmu\_INT\_STATUS

Address: Operational Base + offset (0x0020)

MMU raw interrupt status register

| Bit  | Attr | Reset Value |                                                        | Description |
|------|------|-------------|--------------------------------------------------------|-------------|
| 31:2 | RO   | 0x0         | reserved                                               |             |
| 1    | RO   |             | READ_BUS_ERROR<br>Field0000 Abstract<br>read bus error |             |
| 0    | RO   | 0x0         | PAGE_FAULT<br>Field0000 Abstract<br>page fault         |             |

## mmu\_AUTO\_GATING

Address: Operational Base + offset (0x0024)

mmu auto gating

| Bit  | Attr | Reset Value | Description                                                                       |
|------|------|-------------|-----------------------------------------------------------------------------------|
| 31:1 | RO   | 0x0         | reserved                                                                          |
| 0    | RW   | 0x1         | mmu_auto_gating mmu auto gating when it is 1'b1, the mmu will auto gating it self |

# 3.4.8 PREF CACHE Registers Summary

| Name                  | Offset | Size | <b>Reset Value</b> | Description                    |
|-----------------------|--------|------|--------------------|--------------------------------|
| pref_cache_VERSION    | 0x0000 | W    | 0xcac20101         | VERSION register               |
| pref_cache_SIZE       | 0x0004 | W    | 0x07110206         | L2 cache SIZE                  |
| pref_cache_STATUS     | 0x0008 | W    | 0x00000000         | Status register                |
| pref_cache_COMMAND    | 0x0010 | W    | 0x00000000         | Command setting register       |
| pref_cache_CLEAR_PAGE | 0x0014 | W    | 0x00000000         | clear page register            |
| pref_cache_MAX_READS  | 0x0018 | W    | 0x0000001c         | maximum read register          |
| pref_cache_ENABLE     | 0x001c | W    | 0x00000003         | enables cacheable accesses and |
| prei_cache_ENABLE     | UXUUIC | VV   | 0x00000003         | cache read allocation          |
| pref_cache_PERFCNT_SR | 0x0020 | W    | 0x00000000         | performance counter 0 source   |
| C0                    | 000020 | VV   | 020000000          | register                       |

| Name                   | Offset | Size | Reset Value | Description                  |
|------------------------|--------|------|-------------|------------------------------|
| pref_cache_PERFCNT_VAL | 0×0024 | W    | 0x00000000  | performance counter 0 value  |
| 0                      | 070024 | VV   | 000000000   | register                     |
| pref_cache_PERFCNT_SR  | 00020  | 14/  | 00000000    | performance counter 0 source |
| C1                     | 0x0028 | W    | 0x00000000  | register                     |
| pref_cache_PERFCNT_VAL | 0,0026 | ١٨/  | 0x00000000  | performance counter 1 value  |
| 1                      | UXUU2C | W    | UXUUUUUUU   | register                     |

Notes: Size: **B**- Byte (8 bits) access, **HW**- Half WORD (16 bits) access, **W**-WORD (32 bits) access

# 3.4.9 PREF CACHE Detail Register Description

### pref\_cache\_VERSION

Address: Operational Base + offset (0x0000)

VERSION register

| Bit   | Attr | <b>Reset Value</b> |               | Description |
|-------|------|--------------------|---------------|-------------|
| 31:16 | RO   | 0xcac2             | PRODUCT_ID    |             |
| 15:8  | RO   | 0x01               | VERSION_MAJOR |             |
| 7:0   | RO   | 0x01               | VERSION_MINOR |             |

### pref\_cache\_SIZE

Address: Operational Base + offset (0x0004)

L2 cache SIZE

| Bit     | Attr         | <b>Reset Value</b> | Description                     |  |  |  |  |
|---------|--------------|--------------------|---------------------------------|--|--|--|--|
| 31:24   | DO           | 0 0.07             | External_bus_width              |  |  |  |  |
| 31.24   | KO           | 0x07               | Log2 external bus width in bits |  |  |  |  |
| 22.16   | -16 DO -0-11 |                    | CACHE_SIZE                      |  |  |  |  |
| 23:16   | KU           | 0x11               | Log2 cache size in bytes        |  |  |  |  |
| 1 5 . 0 | DO           | 003                | ASSOCIATIVITY                   |  |  |  |  |
| 15:8    | RO           | 0x02               | Log2 associativity              |  |  |  |  |
| 7.0     | DO           | 0,406              | LINE_SIZE                       |  |  |  |  |
| 7:0     | RO           | 0x06               | Log2 line size in bytes         |  |  |  |  |

## pref\_cache\_STATUS

Address: Operational Base + offset (0x0008)

Status register

| Bit  | Attr | Reset Value | Description                                  |  |  |  |  |
|------|------|-------------|----------------------------------------------|--|--|--|--|
| 31:2 | RO   | 0x0         | reserved                                     |  |  |  |  |
| 1    | DW   | 0.40        | DATA_BUSY                                    |  |  |  |  |
| 1    | RW   | 0x0         | set when the cache is busy handling data     |  |  |  |  |
|      | DIA  | ?W (()x()   | CMD_BUSY                                     |  |  |  |  |
| U    | KVV  |             | set when the cache is busy handling commands |  |  |  |  |

### pref\_cache\_COMMAND

Address: Operational Base + offset (0x0010)

Command setting register

| Bit  | Attr | <b>Reset Value</b> | Description |
|------|------|--------------------|-------------|
| 31:4 | RO   | 0x0                | reserved    |

| Bit | Attr | <b>Reset Value</b> | Description             |
|-----|------|--------------------|-------------------------|
|     |      |                    | COMMAND                 |
| 3:0 | RW   | 0x0                | The possible command is |
|     |      |                    | 1 = Clear entire cache  |

### pref\_cache\_CLEAR\_PAGE

Address: Operational Base + offset (0x0014)

clear page register

| Bit  | Attr | <b>Reset Value</b> | Description                                                          |
|------|------|--------------------|----------------------------------------------------------------------|
| 31:0 | WO   | 0x00000000         | CLEAR_PAGE                                                           |
| 31:0 | VVO  | 0x0000000          | writing an address, invlidates all lines in that page from the cache |

## pref\_cache\_MAX\_READS

Address: Operational Base + offset (0x0018)

maximum read register

| Bit  | Attr  | Reset Value | Description                                                      |
|------|-------|-------------|------------------------------------------------------------------|
| 31:5 | RO    | 0x0         | reserved                                                         |
| 4:0  | RW    | 0x1c        | MAX_READS                                                        |
| 4.0  | IK VV | UXIC        | Limit the number of outstanding read transactions to this amount |

### pref\_cache\_ENABLE

Address: Operational Base + offset (0x001c)

enables cacheable accesses and cache read allocation

| Bit  | Attr | <b>Reset Value</b> | Description                                                |
|------|------|--------------------|------------------------------------------------------------|
| 31:4 | RO   | 0x0                | reserved                                                   |
|      |      |                    | sw_cache_clk_disgate                                       |
|      |      |                    | cache clk disgate                                          |
| 3    | RW   | 0x0                | cache clk disgate                                          |
|      |      |                    | when it is 1'b0, enable cache clk auto clkgating           |
|      |      |                    | when it is 1'b1, disable cache clk auto clkgating          |
|      |      |                    | sw_readbuffer_counter_reject_en                            |
|      |      |                    | counter reject enable                                      |
| 2    | RW   | 0x0                | default is 1'b0, for enhance cacheable read performnace in |
|      |      |                    | readbuffer.                                                |
|      |      |                    | 1'b1: normal origin counter reject                         |
|      |      |                    | permit_cache_read_allocate                                 |
| 1    | RW   | 0x1                | cache read allocate                                        |
|      |      |                    | 1'b1: permit cache read allocate                           |
|      |      |                    | permit_cacheable_access                                    |
| 0    | RW   | 0×1                | cacheable access                                           |
|      |      |                    | 1'b1: permit cacheable access                              |

### pref\_cache\_PERFCNT\_SRC0

Address: Operational Base + offset (0x0020) performance counter 0 source register

|     |                  | an aa ragraar |
|-----|------------------|---------------|
| Bit | Attr Reset Value | Description   |

| Bit  | Attr | Reset Value | Description                                                        |
|------|------|-------------|--------------------------------------------------------------------|
| 31:7 | RO   | 0x0         | reserved                                                           |
|      |      |             | PERFCNT_SRC0                                                       |
|      |      |             | This register holds all the possible source values for Performance |
|      |      |             | Counter 0                                                          |
|      |      |             | 0: disabled                                                        |
|      |      |             | 1: total clock cycles                                              |
|      |      |             | 2: active clock cycles                                             |
|      |      |             | 3: read transactions, master                                       |
| 6:0  | RW   | 0x00        | 4: word reads, master                                              |
|      |      |             | 5: read transactions, slave                                        |
|      |      |             | 6: word reads, slave                                               |
|      |      |             | 7: read hit, slave                                                 |
|      |      |             | 8: read misses, slave                                              |
|      |      |             | 9: read invalidates, slave                                         |
|      |      |             | 10: cacheable read transactions, slave                             |
|      |      |             | 11: bad hit nmber, slave                                           |

## pref\_cache\_PERFCNT\_VAL0

Address: Operational Base + offset (0x0024)

performance counter 0 value register

| Bit  | Attr | <b>Reset Value</b> | Description                              |
|------|------|--------------------|------------------------------------------|
| 31:0 | RW   | 10x00000000        | PERFCNT_VAL0 Performance counter 0 value |

### pref\_cache\_PERFCNT\_SRC1

Address: Operational Base + offset (0x0028) performance counter 0 source register

| Bit  | Attr | Reset Value | Description                                                        |
|------|------|-------------|--------------------------------------------------------------------|
| 31:7 | RO   | 0x0         | reserved                                                           |
|      |      |             | PERFCNT_SRC1                                                       |
|      |      |             | This register holds all the possible source values for Performance |
|      |      |             | Counter 1                                                          |
|      |      |             | 0: disabled                                                        |
|      |      |             | 1: total clock cycles                                              |
|      |      |             | 2: active clock cycles                                             |
|      |      |             | 3: read transactions, master                                       |
| 6:0  | RW   | 0x00        | 4: word reads, master                                              |
|      |      |             | 5: read transactions, slave                                        |
|      |      |             | 6: word reads, slave                                               |
|      |      |             | 7: read hit, slave                                                 |
|      |      |             | 8: read misses, slave                                              |
|      |      |             | 9: read invalidates, slave                                         |
|      |      |             | 10: cacheable read transactions, slave                             |
|      |      |             | 11: bad hit nmber, slave                                           |

### pref\_cache\_PERFCNT\_VAL1

Address: Operational Base + offset (0x002c)

performance counter 1 value register

| Bit  | Attr | <b>Reset Value</b> | Description                 |
|------|------|--------------------|-----------------------------|
| 31:0 | DW   | 0x00000000         | PERFCNT_VAL1                |
| 31:0 | RW   |                    | Performance counter 1 value |

## 3.5 Application Notes

## 3.5.1 HEVC Configuration Flow

- 1. Prepare the data in the DDR.
- 2. Set the HEVC general system configuration in HEVC.swreg2, such as working mode, in/out endian.
- 3. Set the picture parameters with HEVC.swreg3.
- 4. Set the input and output data base address and HEVC reference configuration with HEVC.swreg4~HEVC.swreg43.
- 5. If CABAC error detection is desired, set the HEVC.swreg44 to enable the corresponding error detection.
- 6. Set the interrupt configuration and start the HEVC with HEVC.swreg1.
- 7. Wait for the frame interrupt, and then get the processed results in the target DDR
- 8. Clear all the interrupts, and repeat Process2~Process8 to start a new frame decoding if the decoding is not finished yet.



Fig. 3-5 HEVC Common Configuration Flow

## 3.5.2 H264 Configuration Flow

- 1. Prepare the decoder data in the DDR memory, And in decoder other than JPEG decoder, the input stream buffer should at least contain a slice or a frame data, otherwise the decoder will produce an interrupt and show error and then reset itself.
- 2. Config all the registers will be used. and please notice that which be list as follows: The decoder can support ref buffer mode or cacheable mode, but they can't be both enabled. We can config the swreg57[6],swreg57[7] to enable cache and config the swreg51 to control

the ref buffer.

- 3. You should config VDPU\_SWREG1[0] as 1'b1 to enable video decoder. And config VDPU\_SWREG60[0] as 1'b1 to enable pp. If pp performed in pipeline with decoder, you should config VDPU\_SWREG60[1] as 1'b1 and then config VDPU\_SWREG1[0] as 1'b1 to enable decoder and pp.
- 4. Wait for the frame interrupt, and then check if the frame decoder ready interrupt is right or not, after that, you can get the processed results in the target DDR
- 5. Clear all the interrupts, repeat step 2~5 to start a new frame decoder .

